# **OMAP-L138 Applications Processor System**

# **Reference Guide**



Literature Number: SPRUGM7D April 2010



### **Contents**

| Pref | ace                 |                                         | 19 |  |  |  |
|------|---------------------|-----------------------------------------|----|--|--|--|
| 1    | Over                | view                                    | 21 |  |  |  |
|      | 1.1                 | Introduction                            | 22 |  |  |  |
|      | 1.2                 | Block Diagram                           | 22 |  |  |  |
|      | 1.3                 | DSP Subsystem                           | 22 |  |  |  |
|      | 1.4                 | ARM Subsystem                           |    |  |  |  |
| 2    | ARM                 | Subsystem                               | 23 |  |  |  |
|      | 2.1                 | Introduction                            | 24 |  |  |  |
|      | 2.2                 | Operating States/Modes                  | 25 |  |  |  |
|      | 2.3                 | Processor Status Registers              | 25 |  |  |  |
|      | 2.4                 | Exceptions and Exception Vectors        | 26 |  |  |  |
|      | 2.5                 | The 16-BIS/32-BIS Concept               | 27 |  |  |  |
|      | 2.6                 | 16-BIS/32-BIS Advantages                | 27 |  |  |  |
|      | 2.7                 | Co-Processor 15 (CP15)                  | 28 |  |  |  |
|      |                     | 2.7.1 Addresses in an ARM926EJ-S System | 28 |  |  |  |
|      |                     | 2.7.2 Memory Management Unit            | 28 |  |  |  |
|      |                     | 2.7.3 Caches and Write Buffer           | 29 |  |  |  |
| 3    | DSP                 | Subsystem                               | 31 |  |  |  |
| _    | 3.1                 | Introduction                            |    |  |  |  |
|      | 3.2                 | TMS320C674x Megamodule                  |    |  |  |  |
|      |                     | 3.2.1 Internal Memory Controllers       |    |  |  |  |
|      |                     | 3.2.2 Internal Peripherals              |    |  |  |  |
|      | 3.3                 | Memory Map                              |    |  |  |  |
|      |                     | 3.3.1 DSP Internal Memory               |    |  |  |  |
|      |                     | 3.3.2 External Memory                   |    |  |  |  |
|      | 3.4                 | Advanced Event Triggering (AET)         |    |  |  |  |
| 4    | System Interconnect |                                         |    |  |  |  |
|      | 4.1                 | Introduction                            |    |  |  |  |
|      | 4.2                 | System Interconnect Block Diagram       |    |  |  |  |
| 5    | Syst                | em Memory                               | 43 |  |  |  |
|      | 5.1                 | Introduction                            | 44 |  |  |  |
|      | 5.2                 | ARM Memories                            | 44 |  |  |  |
|      | 5.3                 | DSP Memories                            | 44 |  |  |  |
|      | 5.4                 | Shared RAM Memory                       | 44 |  |  |  |
|      | 5.5                 | External Memories                       | 44 |  |  |  |
|      | 5.6                 | Internal Peripherals                    | 45 |  |  |  |
|      | 5.7                 | Peripherals                             | 45 |  |  |  |
| 6    | Mem                 | ory Protection Unit (MPU)               | 47 |  |  |  |
|      | 6.1                 | Introduction                            | 48 |  |  |  |
|      |                     | 6.1.1 Purpose of the MPU                | 48 |  |  |  |
|      |                     | 6.1.2 Features                          | 48 |  |  |  |
|      |                     | 6.1.3 Block Diagram                     | 48 |  |  |  |
|      |                     | 6.1.4 MPU Default Configuration         | 49 |  |  |  |
|      | 6.2                 | Architecture                            | 49 |  |  |  |



|   |      | 6.2.1   | Privilege Levels                                                                             | 49 |
|---|------|---------|----------------------------------------------------------------------------------------------|----|
|   |      | 6.2.2   | Memory Protection Ranges                                                                     | 50 |
|   |      | 6.2.3   | Permission Structures                                                                        | 50 |
|   |      | 6.2.4   | Protection Check                                                                             | 52 |
|   |      | 6.2.5   | DSP L1/L2 Cache Controller Accesses                                                          | 52 |
|   |      | 6.2.6   | MPU Register Protection                                                                      | 52 |
|   |      | 6.2.7   | Invalid Accesses and Exceptions                                                              | 53 |
|   |      | 6.2.8   | Reset Considerations                                                                         | 53 |
|   |      | 6.2.9   | Interrupt Support                                                                            | 53 |
|   |      | 6.2.10  | Emulation Considerations                                                                     | 53 |
|   | 6.3  | MPU F   | Registers                                                                                    | 54 |
|   |      | 6.3.1   | Revision Identification Register (REVID)                                                     | 56 |
|   |      | 6.3.2   | Configuration Register (CONFIG)                                                              | 56 |
|   |      | 6.3.3   | Interrupt Raw Status/Set Register (IRAWSTAT)                                                 | 57 |
|   |      | 6.3.4   | Interrupt Enable Status/Clear Register (IENSTAT)                                             | 58 |
|   |      | 6.3.5   | Interrupt Enable Set Register (IENSET)                                                       | 59 |
|   |      | 6.3.6   | Interrupt Enable Clear Register (IENCLR)                                                     | 59 |
|   |      | 6.3.7   | Fixed Range Start Address Register (FXD_MPSAR)                                               | 60 |
|   |      | 6.3.8   | Fixed Range End Address Register (FXD_MPEAR)                                                 |    |
|   |      | 6.3.9   | Fixed Range Memory Protection Page Attributes Register (FXD_MPPA)                            |    |
|   |      | 6.3.10  | Programmable Range <i>n</i> Start Address Registers (PROG <i>n_</i> MPSAR)                   | 62 |
|   |      | 6.3.11  | Programmable Range <i>n</i> End Address Registers (PROG <i>n</i> _MPEAR)                     | 63 |
|   |      | 6.3.12  | Programmable Range <i>n</i> Memory Protection Page Attributes Register (PROG <i>n</i> _MPPA) | 64 |
|   |      | 6.3.13  | Fault Address Register (FLTADDRR)                                                            | 65 |
|   |      | 6.3.14  | Fault Status Register (FLTSTAT)                                                              | 66 |
|   |      | 6.3.15  | Fault Clear Register (FLTCLR)                                                                | 67 |
| 7 | Devi | e Cloc  | king                                                                                         | 69 |
|   | 7.1  | Overvi  | ew                                                                                           | 70 |
|   | 7.2  | Freque  | ency Flexibility                                                                             | 72 |
|   | 7.3  | Periph  | eral Clocking                                                                                | 73 |
|   |      | 7.3.1   | USB Clocking                                                                                 | 73 |
|   |      | 7.3.2   | DDR2/mDDR Memory Controller Clocking                                                         | 75 |
|   |      | 7.3.3   | EMIFA Clocking                                                                               | 77 |
|   |      | 7.3.4   | EMAC Clocking                                                                                | 78 |
|   |      | 7.3.5   | uPP Clocking                                                                                 | 80 |
|   |      | 7.3.6   | McASP Clocking                                                                               | 81 |
|   |      | 7.3.7   | I/O Domains                                                                                  | 82 |
| 8 | Phas | e-l ock | ed Loop Controller (PLLC)                                                                    | 83 |
| • | 8.1  |         | uction                                                                                       |    |
|   | 8.2  |         | ontrollers                                                                                   |    |
|   | 0.2  | 8.2.1   | Device Clock Generation                                                                      |    |
|   |      | 8.2.2   | Steps for Programming the PLLs                                                               |    |
|   | 8.3  | -       | Registers                                                                                    |    |
|   | 0.0  | 8.3.1   | PLLC0 Revision Identification Register (REVID)                                               |    |
|   |      | 8.3.2   | PLLC1 Revision Identification Register (REVID)                                               |    |
|   |      | 8.3.3   | Reset Type Status Register (RSTYPE)                                                          |    |
|   |      | 8.3.4   | PLLC0 Control Register (PLLCTL)                                                              |    |
|   |      | 8.3.5   | PLLC1 Control Register (PLLCTL)                                                              |    |
|   |      | 8.3.6   | PLLC0 OBSCLK Select Register (OCSEL)                                                         |    |
|   |      | 8.3.7   | PLLC1 OBSCLK Select Register (OCSEL)                                                         |    |
|   |      | 8.3.8   | PLL Multiplier Control Register (PLLM)                                                       |    |
|   |      | 8.3.9   | PLLC0 Pre-Divider Control Register (PREDIV)                                                  |    |
|   |      |         | PLLC0 Divider 1 Register (PLLDIV1)                                                           |    |
|   |      |         | - · · · · · · · · · · · · · · · · · · ·                                                      |    |

|   |            | 8.3.11 | PLLC1 Divider 1 Register (PLLDIV1)                            | . 97 |
|---|------------|--------|---------------------------------------------------------------|------|
|   |            | 8.3.12 | PLLC0 Divider 2 Register (PLLDIV2)                            | . 98 |
|   |            | 8.3.13 | PLLC1 Divider 2 Register (PLLDIV2)                            | . 98 |
|   |            | 8.3.14 | PLLC0 Divider 3 Register (PLLDIV3)                            | . 99 |
|   |            | 8.3.15 | PLLC1 Divider 3 Register (PLLDIV3)                            | . 99 |
|   |            | 8.3.16 | PLLC0 Divider 4 Register (PLLDIV4)                            | 100  |
|   |            | 8.3.17 | PLLC0 Divider 5 Register (PLLDIV5)                            | 100  |
|   |            | 8.3.18 | PLLC0 Divider 6 Register (PLLDIV6)                            | 101  |
|   |            | 8.3.19 | PLLC0 Divider 7 Register (PLLDIV7)                            | 101  |
|   |            | 8.3.20 | PLLC0 Oscillator Divider 1 Register (OSCDIV)                  | 102  |
|   |            | 8.3.21 | PLLC1 Oscillator Divider 1 Register (OSCDIV)                  | 102  |
|   |            | 8.3.22 | PLL Post-Divider Control Register (POSTDIV)                   |      |
|   |            | 8.3.23 | PLL Controller Command Register (PLLCMD)                      |      |
|   |            | 8.3.24 | PLL Controller Status Register (PLLSTAT)                      |      |
|   |            |        | PLLC0 Clock Align Control Register (ALNCTL)                   |      |
|   |            |        | PLLC1 Clock Align Control Register (ALNCTL)                   |      |
|   |            |        | PLLC0 PLLDIV Ratio Change Status Register (DCHANGE)           |      |
|   |            |        | PLLC1 PLLDIV Ratio Change Status Register (DCHANGE)           |      |
|   |            |        | PLLC0 Clock Enable Control Register (CKEN)                    |      |
|   |            | 8.3.30 | PLLC0 Clock Status Register (CKSTAT)                          |      |
|   |            | 8.3.31 | PLLC0 SYSCLK Status Register (SYSTAT)                         |      |
|   |            |        | PLLC1 SYSCLK Status Register (SYSTAT)                         |      |
|   |            | 8.3.33 | Emulation Performance Counter 0 Register (EMUCNT0)            |      |
|   |            |        | Emulation Performance Counter 1 Register (EMUCNT1)            |      |
| 9 | Dowe       |        | Sleep Controller (PSC)                                        |      |
| 9 | 9.1        |        | ction                                                         |      |
|   | 9.1        |        | Domain and Module Topology                                    |      |
|   | 9.2        |        | Power Domain States                                           |      |
|   |            |        | Module States                                                 |      |
|   | 9.3        |        | ing State Transitions                                         |      |
|   | 9.3        |        | Power Domain State Transitions                                |      |
|   |            |        | Module State Transitions                                      |      |
|   | 0.4        |        | Emulation Support in the PSC                                  |      |
|   | 9.4<br>9.5 |        | terrupts                                                      |      |
|   | 9.5        |        | Interrupt Events                                              |      |
|   |            |        | ·                                                             |      |
|   |            |        | Interrupt Registers                                           |      |
|   | 0.0        |        | Interrupt Handling                                            |      |
|   | 9.6        |        | egisters                                                      |      |
|   |            |        | Revision Identification Register (REVID)                      |      |
|   |            |        | Interrupt Evaluation Register (INTEVAL)                       |      |
|   |            |        | PSC0 Module Error Pending Register 0 (modules 0-15) (MERRPR0) |      |
|   |            |        | PSC1 Module Error Pending Register 0 (modules 0-31) (MERRPR0) |      |
|   |            |        | PSC0 Module Error Clear Register 0 (modules 0-15) (MERRCR0)   |      |
|   |            |        | PSC1 Module Error Clear Register 0 (modules 0-31) (MERRCR0)   |      |
|   |            |        | Power Error Pending Register (PERRPR)                         |      |
|   |            |        | Power Error Clear Register (PERRCR)                           |      |
|   |            | 9.6.9  | Power Domain Transition Command Register (PTCMD)              |      |
|   |            | 9.6.10 | Power Domain Transition Status Register (PTSTAT)              |      |
|   |            | 9.6.11 | Power Domain 0 Status Register (PDSTAT0)                      |      |
|   |            | 9.6.12 | Power Domain 1 Status Register (PDSTAT1)                      |      |
|   |            | 9.6.13 | Power Domain 0 Control Register (PDCTL0)                      |      |
|   |            | 9.6.14 | Power Domain 1 Control Register (PDCTL1)                      |      |
|   |            | 9.6.15 | Power Domain 0 Configuration Register (PDCFG0)                | 135  |
|   |            |        |                                                               |      |



|    |       | 9.6.16   | Power Domain 1 Configuration Register (PDCFG1)                         | 136  |
|----|-------|----------|------------------------------------------------------------------------|------|
|    |       | 9.6.17   | Module Status <i>n</i> Register (MDSTAT <i>n</i> )                     |      |
|    |       | 9.6.18   | PSC0 Module Control <i>n</i> Register (modules 0-15) (MDCTL <i>n</i> ) |      |
|    |       |          | PSC1 Module Control <i>n</i> Register (modules 0-31) (MDCTL <i>n</i> ) |      |
|    | _     |          |                                                                        |      |
| 10 |       |          | gement                                                                 |      |
|    | 10.1  |          | ction                                                                  |      |
|    | 10.2  | Power (  | Consumption Overview                                                   | 142  |
|    | 10.3  | PSC an   | nd PLLC Overview                                                       | 142  |
|    | 10.4  | Feature  | 98                                                                     | 143  |
|    | 10.5  | Clock N  | Management                                                             | 144  |
|    |       | 10.5.1   | Module Clock ON/OFF                                                    | 144  |
|    |       | 10.5.2   | Module Clock Frequency Scaling                                         | 144  |
|    |       | 10.5.3   | PLL Bypass and Power Down                                              | 145  |
|    | 10.6  |          | leep Mode Management                                                   |      |
|    |       | 10.6.1   | ARM Wait-For-Interrupt Sleep Mode                                      |      |
|    |       | 10.6.2   | ARM Clock OFF                                                          |      |
|    |       |          | ARM Subsystem Clock ON                                                 |      |
|    | 10.7  |          | eep Mode Management                                                    |      |
|    | 10.7  |          | DSP Sleep Modes                                                        |      |
|    |       |          | C674x DSP CPU Sleep Mode                                               |      |
|    |       |          | ·                                                                      |      |
|    |       |          | C674x Megamodule Sleep Mode                                            |      |
|    |       |          | C674x Megamodule Clock ON/OFF                                          |      |
|    | 10.8  |          | nly Mode                                                               |      |
|    | 10.9  | -        | ic Voltage and Frequency Scaling (DVFS)                                |      |
|    |       |          | Frequency Scaling Considerations                                       |      |
|    |       |          | Voltage Scaling Considerations                                         |      |
|    | 10.10 | Deep S   | Sleep Mode                                                             |      |
|    |       | 10.10.1  | 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3                                |      |
|    |       | 10.10.2  | 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3 3                                |      |
|    |       | 10.10.3  | Deep Sleep Sequence                                                    | 154  |
|    |       | 10.10.4  | Entering/Exiting Deep Sleep Mode Using Software Handshaking            | 154  |
|    | 10.11 | Addition | nal Peripheral Power Management Considerations                         | 155  |
|    |       | 10.11.1  | USB PHY Power Down Control                                             | 155  |
|    |       | 10.11.2  | DDR2/mDDR Memory Controller Clock Gating and Self-Refresh Mode         | 155  |
|    |       |          | SATA PHY Power Down                                                    |      |
|    |       |          | LVCMOS I/O Buffer Receiver Disable                                     |      |
|    |       |          | Pull-Up/Pull-Down Disable                                              |      |
|    |       |          | ·                                                                      |      |
| 11 | -     |          | figuration (SYSCFG) Module                                             |      |
|    | 11.1  |          | ction                                                                  |      |
|    | 11.2  |          | on                                                                     |      |
|    |       |          | Privilege Mode Protection                                              |      |
|    |       | 11.2.2   | Kicker Mechanism Protection                                            | 159  |
|    | 11.3  | Master   | Priority Control                                                       | 159  |
|    | 11.4  | ARM-D    | SP Communication Interrupts                                            | 161  |
|    | 11.5  | SYSCF    | G Registers                                                            | 161  |
|    |       | 11.5.1   | Revision Identification Register (REVID)                               | 163  |
|    |       | 11.5.2   | Device Identification Register 0 (DEVIDR0)                             |      |
|    |       | 11.5.3   | Boot Configuration Register (BOOTCFG)                                  |      |
|    |       | 11.5.4   | Kick Registers (KICK0R-KICK1R)                                         |      |
|    |       | 11.5.5   | Host 0 Configuration Register (HOST0CFG)                               |      |
|    |       | 11.5.6   | Host 1 Configuration Register (HOST1CFG)                               |      |
|    |       | 11.5.7   | Interrupt Registers                                                    |      |
|    |       |          | ·                                                                      |      |
|    |       | 11.5.8   | Fault Registers                                                        | 17.1 |

|    |              | 11.5.9             | Master Priority Registers (MSTPRI0-MSTPRI2)                                          | 173 |
|----|--------------|--------------------|--------------------------------------------------------------------------------------|-----|
|    |              | 11.5.10            | Pin Multiplexing Control Registers (PINMUX0-PINMUX19)                                | 176 |
|    |              | 11.5.11            |                                                                                      |     |
|    |              | 11.5.12            | Chip Signal Register (CHIPSIG)                                                       |     |
|    |              | 11.5.13            |                                                                                      |     |
|    |              | 11.5.14            | Chip Configuration 0 Register (CFGCHIP0)                                             |     |
|    |              | 11.5.15            |                                                                                      |     |
|    |              |                    | Chip Configuration 2 Register (CFGCHIP2)                                             |     |
|    |              |                    | Chip Configuration 3 Register (CFGCHIP3)                                             |     |
|    |              |                    | Chip Configuration 4 Register (CFGCHIP4)                                             |     |
|    |              |                    | VTP I/O Control Register (VTPIO_CTL)                                                 |     |
|    |              | 11.5.20            |                                                                                      |     |
|    |              | 11.5.21            |                                                                                      |     |
|    |              |                    | Pullup/Pulldown Enable Register (PUPD_ENA)                                           |     |
|    |              |                    | Pullup/Pulldown Select Register (PUPD_SEL)                                           |     |
|    |              |                    | RXACTIVE Control Register (RXACTIVE)                                                 |     |
|    |              |                    | Power Down Control Register (PWRDN)                                                  |     |
| 40 | A D.N.       |                    |                                                                                      |     |
| 12 |              |                    | ot Controller (AINTC)                                                                |     |
|    | 12.1<br>12.2 |                    | tion                                                                                 |     |
|    | 12.2         | •                  | t Mapping                                                                            |     |
|    | 12.3         |                    | ··                                                                                   |     |
|    |              | 12.3.1             | Interrupt Processing                                                                 |     |
|    |              | 12.3.2             | Interrupt Enabling                                                                   |     |
|    |              | 12.3.3             | Interrupt Status Checking                                                            |     |
|    |              | 12.3.4             | Interrupt Channel Mapping                                                            |     |
|    |              | 12.3.5             | Host Interrupt Mapping Interrupts                                                    |     |
|    |              | 12.3.6             | Interrupt Prioritization                                                             |     |
|    |              | 12.3.7<br>12.3.8   | Interrupt Nesting                                                                    |     |
|    |              | 12.3.6             | Interrupt Status Clearing                                                            |     |
|    |              |                    | Interrupt Disabling                                                                  |     |
|    | 12.4         |                    | Registers                                                                            |     |
|    | 12.4         | 12.4.1             | Revision Identification Register (REVID)                                             |     |
|    |              |                    | Control Register (CR)                                                                |     |
|    |              |                    | Global Enable Register (GER)                                                         |     |
|    |              |                    | Global Nesting Level Register (GNLR)                                                 |     |
|    |              |                    |                                                                                      |     |
|    |              | 12.4.5             | System Interrupt Status Indexed Set Register (SISR)                                  |     |
|    |              | 12.4.6             | System Interrupt Status Indexed Clear Register (SICR)                                |     |
|    |              | 12.4.7             | System Interrupt Enable Indexed Set Register (EISR)                                  |     |
|    |              | 12.4.8             | System Interrupt Enable Indexed Clear Register (EICR)                                |     |
|    |              | 12.4.9             | Host Interrupt Enable Indexed Set Register (HIEISR)                                  |     |
|    |              | 12.4.10            | 3 - 4 - 7                                                                            |     |
|    |              | 12.4.11            |                                                                                      |     |
|    |              | 12.4.12<br>12.4.13 |                                                                                      |     |
|    |              | 12.4.13            |                                                                                      |     |
|    |              |                    |                                                                                      |     |
|    |              | 12.4.15<br>12.4.16 |                                                                                      |     |
|    |              | 12.4.16            |                                                                                      |     |
|    |              | 12.4.17            |                                                                                      |     |
|    |              | 12.4.10            |                                                                                      |     |
|    |              | 12.4.19            |                                                                                      |     |
|    |              | 12.4.20            |                                                                                      |     |
|    |              | 14.7.4             | System interrupt States Enabled Steal Register & (SEOIX) International International | 201 |





|    | 12.4.22            | System Interrupt Status Enabled/Clear Register 3 (SECR3) | 257 |
|----|--------------------|----------------------------------------------------------|-----|
|    | 12.4.23            | System Interrupt Status Enabled/Clear Register 4 (SECR4) | 258 |
|    |                    | System Interrupt Enable Set Register 1 (ESR1)            |     |
|    |                    | System Interrupt Enable Set Register 2 (ESR2)            |     |
|    | 12.4.26            | System Interrupt Enable Set Register 3 (ESR3)            | 259 |
|    | 12.4.27            | System Interrupt Enable Set Register 4 (ESR4)            | 260 |
|    | 12.4.28            | System Interrupt Enable Clear Register 1 (ECR1)          | 260 |
|    | 12.4.29            | System Interrupt Enable Clear Register 2 (ECR2)          | 261 |
|    | 12.4.30            | System Interrupt Enable Clear Register 3 (ECR3)          | 261 |
|    | 12.4.31            | System Interrupt Enable Clear Register 4 (ECR4)          | 262 |
|    | 12.4.32            | Channel Map Registers (CMR0-CMR25)                       | 262 |
|    | 12.4.33            | Host Interrupt Prioritized Index Register 1 (HIPIR1)     | 263 |
|    | 12.4.34            | Host Interrupt Prioritized Index Register 2 (HIPIR2)     | 263 |
|    | 12.4.35            | Host Interrupt Nesting Level Register 1 (HINLR1)         | 264 |
|    | 12.4.36            | Host Interrupt Nesting Level Register 2 (HINLR2)         | 264 |
|    | 12.4.37            | Host Interrupt Enable Register (HIER)                    | 265 |
|    | 12.4.38            | Host Interrupt Prioritized Vector Register 1 (HIPVR1)    | 266 |
|    | 12.4.39            | Host Interrupt Prioritized Vector Register 2 (HIPVR2)    | 266 |
| 13 | <b>Boot Consid</b> | erations                                                 | 267 |
|    |                    | tion                                                     |     |
|    |                    | ake Up                                                   |     |
| Α  |                    | torv                                                     |     |
|    |                    |                                                          |     |



#### **List of Figures**

| 1-1.  | OMAP-L138 Applications Processor Block Diagram                                      | 22  |
|-------|-------------------------------------------------------------------------------------|-----|
| 3-1.  | TMS320C674x Megamodule Block Diagram                                                | 32  |
| 4-1.  | System Interconnect Block Diagram                                                   | 41  |
| 6-1.  | MPU Block Diagram                                                                   | 48  |
| 6-2.  | Revision ID Register (REVID)                                                        | 56  |
| 6-3.  | Configuration Register (CONFIG)                                                     | 56  |
| 6-4.  | Interrupt Raw Status/Set Register (IRAWSTAT)                                        |     |
| 6-5.  | Interrupt Enable Status/Clear Register (IENSTAT)                                    |     |
| 6-6.  | Interrupt Enable Set Register (IENSET)                                              |     |
| 6-7.  | Interrupt Enable Clear Register (IENCLR)                                            |     |
| 6-8.  | Fixed Range Start Address Register (FXD_MPSAR)                                      |     |
| 6-9.  | Fixed Range End Address Register (FXD_MPEAR)                                        |     |
| 6-10. | Fixed Range Memory Protection Page Attributes Register (FXD_MPPA)                   |     |
| 6-11. | MPU1 Programmable Range <i>n</i> Start Address Register (PROG <i>n_</i> MPSAR)      |     |
| 6-12. | MPU2 Programmable Range <i>n</i> Start Address Register (PROG <i>n_</i> MPSAR)      |     |
| 6-13. | MPU1 Programmable Range <i>n</i> End Address Register (PROG <i>n_</i> MPEAR)        |     |
| 6-14. | MPU2 Programmable Range <i>n</i> End Address Register (PROG <i>n_</i> MPEAR)        |     |
| 6-15. | Programmable Range Memory Protection Page Attributes Register (PROG <i>n_</i> MPPA) |     |
| 6-16. | Fault Address Register (FLTADDRR)                                                   |     |
| 6-17. | Fault Status Register (FLTSTAT)                                                     |     |
| 6-18. | Fault Clear Register (FLTCLR)                                                       |     |
| 7-1.  | Overall Clocking Diagram                                                            |     |
| 7-2.  | USB Clocking Diagram                                                                |     |
| 7-3.  | DDR2/mDDR Memory Controller Clocking Diagram                                        |     |
| 7-4.  | EMIFA Clocking Diagram                                                              |     |
| 7-5.  | EMAC Clocking Diagram                                                               |     |
| 7-6.  | uPP Clocking Diagram                                                                |     |
| 7-7.  | McASP Clocking Diagram                                                              |     |
| 8-1.  | PLLC Structure                                                                      |     |
| 8-2.  | PLLC0 Revision Identification Register (REVID)                                      |     |
| 8-3.  | PLLC1 Revision Identification Register (REVID)                                      |     |
| 8-4.  | Reset Type Status Register (RSTYPE)                                                 |     |
| 8-5.  | PLLC0 Control Register (PLLCTL)                                                     |     |
| 8-6.  | PLLC1 Control Register (PLLCTL)                                                     |     |
| 8-7.  | PLLC0 OBSCLK Select Register (OCSEL)                                                |     |
| 8-8.  | PLLC1 OBSCLK Select Register (OCSEL)                                                |     |
| 8-9.  | PLL Multiplier Control Register (PLLM)                                              |     |
| 8-10. | PLLC0 Pre-Divider Control Register (PREDIV)                                         |     |
| 8-11. | PLLC0 Divider 1 Register (PLLDIV1)                                                  |     |
| 8-12. | PLLC1 Divider 1 Register (PLLDIV1)                                                  |     |
| 8-13. | PLLC0 Divider 2 Register (PLLDIV2)                                                  |     |
| 8-14. | PLLC1 Divider 2 Register (PLLDIV2)                                                  |     |
| 8-15. | PLLC0 Divider 3 Register (PLLDIV3)                                                  |     |
| 8-16. | PLLC1 Divider 3 Register (PLLDIV3)                                                  |     |
| 8-17. | PLLC0 Divider 4 Register (PLLDIV4)                                                  | 100 |
| 8-18. | PLLC0 Divider 5 Register (PLLDIV5)                                                  | 100 |
| 8-19. | PLLC0 Divider 6 Register (PLLDIV6)                                                  | 101 |
|       | <del>-</del> , , , , , , , , , , , , , , , , , , ,                                  |     |





| 8-20. | PLLC0 Divider 7 Register (PLLDIV7)                      | 101 |
|-------|---------------------------------------------------------|-----|
| 8-21. | PLLC0 Oscillator Divider 1 Register (OSCDIV)            | 102 |
| 8-22. | PLLC1 Oscillator Divider 1 Register (OSCDIV)            |     |
| 8-23. | PLL Post-Divider Control Register (POSTDIV)             | 103 |
| 8-24. | PLL Controller Command Register (PLLCMD)                | 103 |
| 8-25. | PLL Controller Status Register (PLLSTAT)                | 104 |
| 8-26. | PLLC0 Clock Align Control Register (ALNCTL)             | 105 |
| 8-27. | PLLC1 Clock Align Control Register (ALNCTL)             | 106 |
| 8-28. | PLLC0 PLLDIV Ratio Change Status Register (DCHANGE)     | 107 |
| 8-29. | PLLC1 PLLDIV Ratio Change Status Register (DCHANGE)     | 108 |
| 8-30. | PLLC0 Clock Enable Control Register (CKEN)              | 109 |
| 8-31. | PLLC0 Clock Status Register (CKSTAT)                    | 110 |
| 8-32. | PLLC0 SYSCLK Status Register (SYSTAT)                   | 111 |
| 8-33. | PLLC1 SYSCLK Status Register (SYSTAT)                   | 112 |
| 8-34. | Emulation Performance Counter 0 Register (EMUCNT0)      | 113 |
| 8-35. | Emulation Performance Counter 1 Register (EMUCNT1)      | 113 |
| 9-1.  | Revision Identification Register (REVID)                | 125 |
| 9-2.  | Interrupt Evaluation Register (INTEVAL)                 | 125 |
| 9-3.  | PSC0 Module Error Pending Register 0 (MERRPR0)          | 126 |
| 9-4.  | PSC1 Module Error Pending Register 0 (MERRPR0)          | 126 |
| 9-5.  | PSC0 Module Error Clear Register 0 (MERRCR0)            | 127 |
| 9-6.  | PSC1 Module Error Clear Register 0 (MERRCR0)            | 127 |
| 9-7.  | Power Error Pending Register (PERRPR)                   | 128 |
| 9-8.  | Power Error Clear Register (PERRCR)                     | 128 |
| 9-9.  | Power Domain Transition Command Register (PTCMD)        |     |
| 9-10. | Power Domain Transition Status Register (PTSTAT)        |     |
| 9-11. | Power Domain 0 Status Register (PDSTAT0)                |     |
| 9-12. | Power Domain 1 Status Register (PDSTAT1)                |     |
| 9-13. | Power Domain 0 Control Register (PDCTL0)                |     |
| 9-14. | Power Domain 1 Control Register (PDCTL1)                |     |
| 9-15. | Power Domain 0 Configuration Register (PDCFG0)          |     |
| 9-16. | Power Domain 1 Configuration Register (PDCFG1)          |     |
| 9-17. |                                                         | 137 |
| 9-18. | PSC0 Module Control <i>n</i> Register (MDCTL <i>n</i> ) | 138 |
| 9-19. | PSC1 Module Control <i>n</i> Register (MDCTL <i>n</i> ) | 139 |
| 10-1. | Deep Sleep Mode Sequence                                | 154 |
| 11-1. | Revision Identification Register (REVID)                | 163 |
| 11-2. | Device Identification Register 0 (DEVIDR0).             | 163 |
| 11-3. | Boot Configuration Register (BOOTCFG)                   | 164 |
| 11-4. | Kick 0 Register (KICK0R)                                | 165 |
| 11-5. | Kick 1 Register (KICK1R)                                | 165 |
| 11-6. | Host 0 Configuration Register (HOST0CFG)                | 166 |
| 11-7. | Host 1 Configuration Register (HOST1CFG)                | 167 |
| 11-8. | Interrupt Raw Status/Set Register (IRAWSTAT)            | 168 |
| 11-0. | Interrupt Enable Status/Clear Register (IENSTAT)        | 169 |
|       | Interrupt Enable Register (IENSET)                      | 170 |
|       | Interrupt Enable Clear Register (IENCLR)                | 170 |
|       | End of Interrupt Register (EOI)                         | 171 |
|       | Fault Address Register (FLTADDRR)                       | 171 |
|       | . aa.c aa.coo noglotor (i Einbernig)                    | 100 |

| 11-14. | Fault Status Register (FLTSTAT)                       | 172 |
|--------|-------------------------------------------------------|-----|
| 11-15. | Master Priority 0 Register (MSTPRI0)                  | 173 |
| 11-16. | Master Priority 1 Register (MSTPRI1)                  | 174 |
| 11-17. | Master Priority 2 Register (MSTPRI2)                  | 175 |
| 11-18. | Pin Multiplexing Control 0 Register (PINMUX0)         | 176 |
| 11-19. | Pin Multiplexing Control 1 Register (PINMUX1)         | 178 |
| 11-20. | Pin Multiplexing Control 2 Register (PINMUX2)         | 180 |
| 11-21. | Pin Multiplexing Control 3 Register (PINMUX3)         | 182 |
| 11-22. | Pin Multiplexing Control 4 Register (PINMUX4)         | 184 |
| 11-23. | Pin Multiplexing Control 5 Register (PINMUX5)         | 186 |
| 11-24. | Pin Multiplexing Control 6 Register (PINMUX6)         | 188 |
| 11-25. | Pin Multiplexing Control 7 Register (PINMUX7)         | 190 |
| 11-26. | Pin Multiplexing Control 8 Register (PINMUX8)         | 192 |
| 11-27. | Pin Multiplexing Control 9 Register (PINMUX9)         | 194 |
|        | Pin Multiplexing Control 10 Register (PINMUX10)       |     |
| 11-29. | Pin Multiplexing Control 11 Register (PINMUX11)       | 198 |
|        | Pin Multiplexing Control 12 Register (PINMUX12)       |     |
| 11-31. | Pin Multiplexing Control 13 Register (PINMUX13)       | 202 |
| 11-32. | Pin Multiplexing Control 14 Register (PINMUX14)       | 204 |
| 11-33. | Pin Multiplexing Control 15 Register (PINMUX15)       | 206 |
| 11-34. | Pin Multiplexing Control 16 Register (PINMUX16)       | 208 |
| 11-35. | Pin Multiplexing Control 17 Register (PINMUX17)       | 210 |
| 11-36. | Pin Multiplexing Control 18 Register (PINMUX18)       | 212 |
| 11-37. | Pin Multiplexing Control 19 Register (PINMUX19)       | 214 |
| 11-38. | Suspend Source Register (SUSPSRC)                     | 216 |
| 11-39. | Chip Signal Register (CHIPSIG)                        | 219 |
| 11-40. | Chip Signal Clear Register (CHIPSIG_CLR)              | 220 |
| 11-41. | Chip Configuration 0 Register (CFGCHIP0)              | 221 |
| 11-42. | Chip Configuration 1 Register (CFGCHIP1)              | 222 |
| 11-43. | Chip Configuration 2 Register (CFGCHIP2)              | 225 |
| 11-44. | Chip Configuration 3 Register (CFGCHIP3)              | 227 |
| 11-45. | Chip Configuration 4 Register (CFGCHIP4)              | 228 |
| 11-46. | VTP I/O Control Register (VTPIO_CTL)                  | 229 |
| 11-47. | DDR Slew Register (DDR_SLEW)                          | 231 |
| 11-48. | Deep Sleep Register (DEEPSLEEP)                       | 232 |
| 11-49. | Pullup/Pulldown Enable Register (PUPD_ENA)            | 233 |
| 11-50. | Pullup/Pulldown Select Register (PUPD_SEL)            | 233 |
| 11-51. | RXACTIVE Control Register (RXACTIVE)                  | 235 |
| 11-52. | Power Down Control Register (PWRDN)                   | 235 |
| 12-1.  | AINTC Interrupt Mapping                               | 238 |
| 12-2.  | Flow of System Interrupts to Host                     | 241 |
| 12-3.  | Revision Identification Register (REVID)              | 246 |
| 12-4.  | Control Register (CR)                                 | 247 |
| 12-5.  | Global Enable Register (GER)                          | 248 |
| 12-6.  | Global Nesting Level Register (GNLR)                  | 248 |
| 12-7.  | System Interrupt Status Indexed Set Register (SISR)   | 249 |
| 12-8.  | System Interrupt Status Indexed Clear Register (SICR) | 249 |
| 12-9.  | System Interrupt Enable Indexed Set Register (EISR)   | 250 |
| 12-10. | System Interrupt Enable Indexed Clear Register (EICR) | 250 |





| 12-11. | Host Interrupt Enable Indexed Set Register (HEISR)       | 251 |
|--------|----------------------------------------------------------|-----|
| 12-12. | Host Interrupt Enable Indexed Clear Register (HIEICR)    | 251 |
| 12-13. | Vector Base Register (VBR)                               | 252 |
| 12-14. | Vector Size Register (VSR)                               | 252 |
| 12-15. | Vector Null Register (VNR)                               | 253 |
| 12-16. | Global Prioritized Index Register (GPIR)                 | 253 |
| 12-17. | Global Prioritized Vector Register (GPVR)                | 254 |
| 12-18. | System Interrupt Status Raw/Set Register 1 (SRSR1)       | 254 |
| 12-19. | System Interrupt Status Raw/Set Register 2 (SRSR2)       | 255 |
| 12-20. | System Interrupt Status Raw/Set Register 3 (SRSR3)       | 255 |
| 12-21. | System Interrupt Status Raw/Set Register 4 (SRSR4)       | 256 |
| 12-22. | System Interrupt Status Enabled/Clear Register 1 (SECR1) | 256 |
| 12-23. | System Interrupt Status Enabled/Clear Register 2 (SECR2) | 257 |
| 12-24. | System Interrupt Status Enabled/Clear Register 3 (SECR3) | 257 |
| 12-25. | System Interrupt Status Enabled/Clear Register 4 (SECR4) | 258 |
| 12-26. | System Interrupt Enable Set Register 1 (ESR1)            | 258 |
| 12-27. | System Interrupt Enable Set Register 2 (ESR2)            | 259 |
| 12-28. | System Interrupt Enable Set Register 3 (ESR3)            | 259 |
| 12-29. | System Interrupt Enable Set Register 4 (ESR4)            | 260 |
| 12-30. | System Interrupt Enable Clear Register 1 (ECR1)          | 260 |
| 12-31. | System Interrupt Enable Clear Register 2 (ECR2)          | 261 |
| 12-32. | System Interrupt Enable Clear Register 3 (ECR3)          | 261 |
| 12-33. | System Interrupt Enable Clear Register 4 (ECR4)          | 262 |
| 12-34. | Channel Map Registers (CMRn)                             | 262 |
| 12-35. | Host Interrupt Prioritized Index Register 1 (HIPIR1)     | 263 |
| 12-36. | Host Interrupt Prioritized Index Register 2 (HIPIR2)     | 263 |
| 12-37. | Host Interrupt Nesting Level Register 1 (HINLR1)         | 264 |
| 12-38. | Host Interrupt Nesting Level Register 2 (HINLR2)         | 264 |
| 12-39. | Host Interrupt Enable Register (HIER)                    | 265 |
| 12-40. | Host Interrupt Prioritized Vector Register 1 (HIPVR1)    | 266 |
| 12-41  | Host Interrunt Prioritized Vector Register 2 (HIPVR2)    | 266 |



#### **List of Tables**

| 2-1.  | Exception Vector Table for ARM                                                                         | 26         |
|-------|--------------------------------------------------------------------------------------------------------|------------|
| 2-2.  | Different Address Types in ARM System                                                                  | 28         |
| 3-1.  | DSP Interrupt Map                                                                                      | 33         |
| 4-1.  | OMAP-L138 Applications Processor System Interconnect Matrix                                            | 40         |
| 6-1.  | MPU Memory Regions                                                                                     | 49         |
| 6-2.  | MPU Default Configuration                                                                              | 49         |
| 6-3.  | Device Master Settings                                                                                 | 49         |
| 6-4.  | Permission Fields                                                                                      | 50         |
| 6-5.  | Request Type Access Controls                                                                           | 51         |
| 6-6.  | MPU_BOOTCFG_ERR Interrupt Sources                                                                      | 53         |
| 6-7.  | Memory Protection Unit 1 (MPU1) Registers                                                              | 54         |
| 6-8.  | Memory Protection Unit 2 (MPU2) Registers                                                              | 54         |
| 6-9.  | Revision ID Register (REVID) Field Descriptions                                                        | 56         |
| 6-10. | Configuration Register (CONFIG) Field Descriptions                                                     | 56         |
| 6-11. | Interrupt Raw Status/Set Register (IRAWSTAT) Field Descriptions                                        | 57         |
| 6-12. | Interrupt Enable Status/Clear Register (IENSTAT) Field Descriptions                                    | 58         |
| 6-13. | Interrupt Enable Set Register (IENSET) Field Descriptions                                              | <b>5</b> 9 |
| 6-14. | Interrupt Enable Clear Register (IENCLR) Field Descriptions                                            | 59         |
| 6-15. | Fixed Range Memory Protection Page Attributes Register (FXD_MPPA) Field Descriptions                   | 61         |
| 6-16. | MPU1 Programmable Range <i>n</i> Start Address Register (PROG <i>n</i> _MPSAR) Field Descriptions      | 62         |
| 6-17. | MPU2 Programmable Range <i>n</i> Start Address Register (PROG <i>n_</i> MPSAR) Field Descriptions      | 62         |
| 6-18. | MPU1 Programmable Range <i>n</i> End Address Register (PROG <i>n</i> _MPEAR) Field Descriptions        | 63         |
| 6-19. | MPU2 Programmable Range <i>n</i> End Address Register (PROG <i>n</i> _MPEAR) Field Descriptions        | 63         |
| 6-20. | Programmable Range Memory Protection Page Attributes Register (PROG <i>n_MPPA</i> ) Field Descriptions | 64         |
| 6-21. | Fault Address Register (FLTADDRR) Field Descriptions                                                   | 65         |
| 6-22. | Fault Status Register (FLTSTAT) Field Descriptions                                                     | 66         |
| 6-23. | Fault Clear Register (FLTCLR) Field Descriptions                                                       | 67         |
| 7-1.  | Device Clock Inputs                                                                                    | 70         |
| 7-2.  | System Clock Domains                                                                                   |            |
| 7-3.  | Example PLL Frequencies                                                                                |            |
| 7-4.  | USB Clock Multiplexing Options                                                                         | 74         |
| 7-5.  | DDR2/mDDR Memory Controller MCLK Frequencies                                                           |            |
| 7-6.  | EMIFA Frequencies                                                                                      |            |
| 7-7.  | EMAC Reference Clock Frequencies                                                                       |            |
| 7-8.  | uPP Transmit Clock Selection                                                                           | 80         |
| 7-9.  | Peripherals                                                                                            | 82         |
| 8-1.  | System PLLC Output Clocks                                                                              | 86         |
| 8-2.  | PLL Controller 0 (PLLC0) Registers                                                                     | 89         |
| 8-3.  | PLL Controller 1 (PLLC1) Registers                                                                     | 90         |
| 8-4.  | PLLC0 Revision Identification Register (REVID) Field Descriptions                                      | 90         |
| 8-5.  | PLLC1 Revision Identification Register (REVID) Field Descriptions                                      | 91         |
| 8-6.  | Reset Type Status Register (RSTYPE) Field Descriptions                                                 | 91         |
| 8-7.  | PLLC0 Control Register (PLLCTL) Field Descriptions.                                                    | 92         |
| 8-8.  | PLLC1 Control Register (PLLCTL) Field Descriptions                                                     | 93         |
| 8-9.  | PLLC0 OBSCLK Select Register (OCSEL) Field Descriptions                                                | 94         |
| 8-10. | PLLC1 OBSCLK Select Register (OCSEL) Field Descriptions                                                | 95         |
| 8-11. | PLL Multiplier Control Register (PLLM) Field Descriptions                                              | 96         |





| 0.40  | DIL CO Des Divides Control Devictor (DDEDIV) Field Devictions              | 00  |
|-------|----------------------------------------------------------------------------|-----|
| 8-12. | PLLC0 Pre-Divider Control Register (PREDIV) Field Descriptions             |     |
| 8-13. | PLLC0 Divider 1 Register (PLLDIV1) Field Descriptions                      |     |
| 8-14. | PLLC1 Divider 1 Register (PLLDIV1) Field Descriptions                      |     |
| 8-15. | PLLC0 Divider 2 Register (PLLDIV2) Field Descriptions                      |     |
| 8-16. | PLLC1 Divider 2 Register (PLLDIV2) Field Descriptions                      |     |
| 8-17. | PLLC0 Divider 3 Register (PLLDIV3) Field Descriptions                      |     |
| 8-18. | PLLC1 Divider 3 Register (PLLDIV3) Field Descriptions                      |     |
| 8-19. |                                                                            |     |
| 8-20. | PLLC0 Divider 5 Register (PLLDIV5) Field Descriptions                      | 100 |
| 8-21. | PLLC0 Divider 6 Register (PLLDIV6) Field Descriptions                      | 101 |
| 8-22. | PLLC0 Divider 7 Register (PLLDIV7) Field Descriptions                      | 101 |
| 8-23. | PLLC0 Oscillator Divider 1 Register (OSCDIV) Field Descriptions            | 102 |
| 8-24. | PLLC1 Oscillator Divider 1 Register (OSCDIV) Field Descriptions            | 102 |
| 8-25. | PLL Post-Divider Control Register (POSTDIV) Field Descriptions             | 103 |
| 8-26. | PLL Controller Command Register (PLLCMD) Field Descriptions                | 103 |
| 8-27. | PLL Controller Status Register (PLLSTAT) Field Descriptions                | 104 |
| 8-28. | PLLC0 Clock Align Control Register (ALNCTL) Field Descriptions             | 105 |
| 8-29. | PLLC1 Clock Align Control Register (ALNCTL) Field Descriptions             | 106 |
| 8-30. | PLLC0 PLLDIV Ratio Change Status Register (DCHANGE) Field Descriptions     | 107 |
| 8-31. | PLLC1 PLLDIV Ratio Change Status Register (DCHANGE) Field Descriptions     | 108 |
| 8-32. | PLLC0 Clock Enable Control Register (CKEN) Field Descriptions              | 109 |
| 8-33. | PLLC0 Clock Status Register (CKSTAT) Field Descriptions                    | 110 |
| 8-34. |                                                                            |     |
| 8-35. | PLLC1 SYSCLK Status Register (SYSTAT) Field Descriptions                   |     |
| 8-36. | Emulation Performance Counter 0 Register (EMUCNT0) Field Descriptions      |     |
| 8-37. | Emulation Performance Counter 1 Register (EMUCNT1) Field Descriptions      | 113 |
| 9-1.  | PSC0 Default Module Configuration                                          | 116 |
| 9-2.  | PSC1 Default Module Configuration                                          | 117 |
| 9-3.  | Module States                                                              | 119 |
| 9-4.  | IcePick Emulation Commands                                                 | 121 |
| 9-5.  | PSC Interrupt Events                                                       | 121 |
| 9-6.  | Power and Sleep Controller 0 (PSC0) Registers                              | 124 |
| 9-7.  | Power and Sleep Controller 1 (PSC1) Registers                              |     |
| 9-8.  | Revision Identification Register (REVID) Field Descriptions                | 125 |
| 9-9.  | Interrupt Evaluation Register (INTEVAL) Field Descriptions                 | 125 |
| 9-10. | PSC0 Module Error Pending Register 0 (MERRPR0) Field Descriptions          | 126 |
| 9-11. | PSC0 Module Error Clear Register 0 (MERRCR0) Field Descriptions            | 127 |
|       |                                                                            |     |
| 9-12. | Power Error Clear Register (PERROR) Field Descriptions                     | 128 |
| 9-13. | Power Error Clear Register (PERRCR) Field Descriptions.                    | 128 |
| 9-14. | Power Domain Transition Command Register (PTCMD) Field Descriptions        | 129 |
| 9-15. | Power Domain Transition Status Register (PTSTAT) Field Descriptions        | 130 |
| 9-16. | Power Domain 0 Status Register (PDSTAT0) Field Descriptions                | 131 |
| 9-17. | Power Domain 1 Status Register (PDSTAT1) Field Descriptions                | 132 |
| 9-18. | Power Domain 0 Control Register (PDCTL0) Field Descriptions                | 133 |
| 9-19. | Power Domain 1 Control Register (PDCTL1) Field Descriptions                | 134 |
| 9-20. | Power Domain 0 Configuration Register (PDCFG0) Field Descriptions          | 135 |
| 9-21. | Power Domain 1 Configuration Register (PDCFG1) Field Descriptions          | 136 |
| 9-22. | Module Status <i>n</i> Register (MDSTAT <i>n</i> ) Field Descriptions      | 137 |
| 9-23. | PSC0 Module Control <i>n</i> Register (MDCTL <i>n</i> ) Field Descriptions | 138 |

| 9-24.  | PSC1 Module Control <i>n</i> Register (MDCTL <i>n</i> ) Field Descriptions | 139 |
|--------|----------------------------------------------------------------------------|-----|
| 10-1.  | Power Management Features                                                  | 143 |
| 11-1.  | Master IDs                                                                 | 159 |
| 11-2.  | Default Master Priority                                                    | 160 |
| 11-3.  | System Configuration Module 0 (SYSCFG0) Registers                          | 161 |
| 11-4.  | System Configuration Module 1 (SYSCFG1) Registers                          | 162 |
| 11-5.  | Revision Identification Register (REVID) Field Descriptions                | 163 |
| 11-6.  | Device Identification Register 0 (DEVIDR0) Field Descriptions              | 163 |
| 11-7.  | Boot Configuration Register (BOOTCFG) Field Descriptions                   | 164 |
| 11-8.  | Kick 0 Register (KICK0R) Field Descriptions                                | 165 |
| 11-9.  | Kick 1 Register (KICK1R) Field Descriptions                                | 165 |
| 11-10. | Host 0 Configuration Register (HOST0CFG) Field Descriptions                | 166 |
| 11-11. | Host 1 Configuration Register (HOST1CFG) Field Descriptions                | 167 |
| 11-12. | Interrupt Raw Status/Set Register (IRAWSTAT) Field Descriptions            | 168 |
| 11-13. | Interrupt Enable Status/Clear Register (IENSTAT) Field Descriptions        | 169 |
| 11-14. | Interrupt Enable Register (IENSET) Field Descriptions                      | 170 |
| 11-15. | Interrupt Enable Clear Register (IENCLR) Field Descriptions                | 170 |
| 11-16. | End of Interrupt Register (EOI) Field Descriptions                         | 171 |
| 11-17. | Fault Address Register (FLTADDRR) Field Descriptions                       | 171 |
|        | Fault Status Register (FLTSTAT) Field Descriptions                         |     |
| 11-19. | Master Priority 0 Register (MSTPRI0) Field Descriptions                    | 173 |
| 11-20. | Master Priority 1 Register (MSTPRI1) Field Descriptions                    | 174 |
| 11-21. | Master Priority 2 Register (MSTPRI2) Field Descriptions                    | 175 |
| 11-22. | Pin Multiplexing Control 0 Register (PINMUX0) Field Descriptions           | 176 |
| 11-23. | Pin Multiplexing Control 1 Register (PINMUX1) Field Descriptions           | 178 |
| 11-24. | Pin Multiplexing Control 2 Register (PINMUX2) Field Descriptions           | 180 |
| 11-25. | Pin Multiplexing Control 3 Register (PINMUX3) Field Descriptions           | 182 |
| 11-26. | Pin Multiplexing Control 4 Register (PINMUX4) Field Descriptions           | 184 |
| 11-27. | Pin Multiplexing Control 5 Register (PINMUX5) Field Descriptions           | 186 |
| 11-28. | Pin Multiplexing Control 6 Register (PINMUX6) Field Descriptions           | 188 |
| 11-29. | Pin Multiplexing Control 7 Register (PINMUX7) Field Descriptions           | 190 |
| 11-30. | Pin Multiplexing Control 8 Register (PINMUX8) Field Descriptions           | 192 |
| 11-31. | Pin Multiplexing Control 9 Register (PINMUX9) Field Descriptions           | 194 |
| 11-32. | Pin Multiplexing Control 10 Register (PINMUX10) Field Descriptions         | 196 |
| 11-33. | Pin Multiplexing Control 11 Register (PINMUX11) Field Descriptions         | 198 |
| 11-34. | Pin Multiplexing Control 12 Register (PINMUX12) Field Descriptions         | 200 |
| 11-35. | Pin Multiplexing Control 13 Register (PINMUX13) Field Descriptions         | 202 |
| 11-36. | Pin Multiplexing Control 14 Register (PINMUX14) Field Descriptions         | 204 |
| 11-37. | Pin Multiplexing Control 15 Register (PINMUX15) Field Descriptions         | 206 |
| 11-38. | Pin Multiplexing Control 16 Register (PINMUX16) Field Descriptions         | 208 |
| 11-39. | Pin Multiplexing Control 17 Register (PINMUX17) Field Descriptions         | 210 |
| 11-40. | Pin Multiplexing Control 18 Register (PINMUX18) Field Descriptions         | 212 |
| 11-41. | Pin Multiplexing Control 19 Register (PINMUX19) Field Descriptions         | 214 |
| 11-42. | Suspend Source Register (SUSPSRC) Field Descriptions                       | 216 |
| 11-43. | Chip Signal Register (CHIPSIG) Field Descriptions                          | 219 |
| 11-44. | Chip Signal Clear Register (CHIPSIG_CLR) Field Descriptions                | 220 |
| 11-45. | Chip Configuration 0 Register (CFGCHIP0) Field Descriptions                | 221 |
| 11-46. | Chip Configuration 1 Register (CFGCHIP1) Field Descriptions                | 223 |
| 11-47. | Chip Configuration 2 Register (CFGCHIP2) Field Descriptions                | 225 |





| 11 /0 | Chip Configuration 3 Register (CFGCHIP3) Field Descriptions                 | 227 |
|-------|-----------------------------------------------------------------------------|-----|
|       | Chip Configuration 4 Register (CFGCHIP4) Field Descriptions                 |     |
|       | VTP I/O Control Register (VTPIO_CTL) Field Descriptions                     |     |
|       | DDR Slew Register (DDR_SLEW) Field Descriptions                             |     |
|       | Deep Sleep Register (DEEPSLEEP) Field Descriptions                          |     |
|       | Pullup/Pulldown Enable Register (PUPD_ENA) Field Descriptions               |     |
|       | Pullup/Pulldown Select Register (PUPD_SEL) Field Descriptions               |     |
|       | Pullup/Pulldown Select Register (PUPD_SEL) Default Values                   |     |
|       | RXACTIVE Control Register (RXACTIVE) Field Descriptions                     |     |
|       | Power Down Control Register (PWRDN) Field Descriptions                      |     |
| 12-1. | AINTC System Interrupt Assignments                                          |     |
| 12-1. | ARM Interrupt Controller (AINTC) Registers                                  |     |
| 12-3. | Revision Identification Register (REVID) Field Descriptions                 |     |
| 12-4. | Control Register (CR) Field Descriptions                                    |     |
| 12-5. | Global Enable Register (GER) Field Descriptions                             |     |
| 12-6. | Global Nesting Level Register (GNLR) Field Descriptions                     |     |
| 12-7. | System Interrupt Status Indexed Set Register (SISR) Field Descriptions      |     |
| 12-8. | System Interrupt Status Indexed Clear Register (SICR) Field Descriptions    |     |
| 12-9. | System Interrupt Enable Indexed Set Register (EISR) Field Descriptions      |     |
|       | System Interrupt Enable Indexed Clear Register (EICR) Field Descriptions    |     |
|       | Host Interrupt Enable Indexed Set Register (HEISR) Field Descriptions       |     |
|       | Host Interrupt Enable Indexed Clear Register (HIEICR) Field Descriptions    |     |
|       | Vector Base Register (VBR) Field Descriptions                               |     |
|       | Vector Size Register (VSR) Field Descriptions                               |     |
|       | Vector Null Register (VNR) Field Descriptions                               |     |
|       | Global Prioritized Index Register (GPIR) Field Descriptions                 |     |
|       | Global Prioritized Vector Register (GPVR) Field Descriptions                |     |
|       | System Interrupt Status Raw/Set Register 1 (SRSR1) Field Descriptions       |     |
|       | System Interrupt Status Raw/Set Register 2 (SRSR2) Field Descriptions       |     |
|       | System Interrupt Status Raw/Set Register 3 (SRSR3) Field Descriptions       |     |
|       | System Interrupt Status Raw/Set Register 4 (SRSR4) Field Descriptions       |     |
|       | System Interrupt Status Enabled/Clear Register 1 (SECR1) Field Descriptions |     |
|       | System Interrupt Status Enabled/Clear Register 2 (SECR2) Field Descriptions |     |
|       | System Interrupt Status Enabled/Clear Register 3 (SECR3) Field Descriptions | 257 |
|       | System Interrupt Status Enabled/Clear Register 4 (SECR4) Field Descriptions | 258 |
|       | System Interrupt Enable Set Register 1 (ESR1) Field Descriptions            | 258 |
|       | System Interrupt Enable Set Register 2 (ESR2) Field Descriptions            | 259 |
|       | System Interrupt Enable Set Register 3 (ESR3) Field Descriptions            | 259 |
|       | System Interrupt Enable Set Register 4 (ESR4) Field Descriptions            | 260 |
|       | System Interrupt Enable Clear Register 1 (ECR1) Field Descriptions          | 260 |
|       | System Interrupt Enable Clear Register 2 (ECR2) Field Descriptions          | 261 |
|       | System Interrupt Enable Clear Register 3 (ECR3) Field Descriptions          | 261 |
|       | System Interrupt Enable Clear Register 4 (ECR4) Field Descriptions          | 262 |
|       | Channel Map Registers (CMRn) Field Descriptions                             | 262 |
|       | Host Interrupt Prioritized Index Register 1 (HIPIR1) Field Descriptions     | 263 |
|       | Host Interrupt Prioritized Index Register 2 (HIPIR2) Field Descriptions     | 263 |
|       | Host Interrupt Nesting Level Register 1 (HINLR1) Field Descriptions         | 264 |
|       | Host Interrupt Nesting Level Register 2 (HINLR2) Field Descriptions         | 264 |
|       | Host Interrupt Enable Register (HIER) Field Descriptions                    | 265 |
|       |                                                                             |     |



| 12-40. | Host Interrupt Prioritized Vector Register 1 (HIPVR1) Field Descriptions | 266 |
|--------|--------------------------------------------------------------------------|-----|
| 12-41. | Host Interrupt Prioritized Vector Register 2 (HIPVR2) Field Descriptions | 266 |
| A-1    | Document Revision History                                                | 271 |

SPRUGM7D-April 2010 List of Tables 17

18 List of Tables SPRUGM7D-April 2010



#### Read This First

#### **About This Manual**

Describes the System-on-Chip (SoC) system. The SoC system includes TI's standard TMS320C674x Megamodule and several blocks of internal memory (L1P, L1D, and L2). This document provides an overview of the system and the following considerations associated with it:

- ARM subsystem
- DSP subsystem
- System interconnect
- System memory
- Memory protection unit (MPU)
- Device clocking
- Phase-locked loop controller (PLLC)
- Power and sleep controller (PSC)
- · Power management
- System configuration (SYSCFG) module
- ARM interrupt controller (AINTC)
- Boot considerations

#### **Notational Conventions**

This document uses the following conventions.

- Hexadecimal numbers are shown with the suffix h. For example, the following number is 40 hexadecimal (decimal 64): 40h.
- Registers in this document are shown in figures and described in tables.
  - Each register figure shows a rectangle divided into fields that represent the fields of the register.
     Each field is labeled with its bit name, its beginning and ending bit numbers above, and its read/write properties below. A legend explains the notation used for the properties.
  - Reserved bits in a register figure designate a bit that is used for future device expansion.

#### **Related Documentation From Texas Instruments**

Copies of these documents are available on the Internet at <a href="www.ti.com">www.ti.com</a>. Tip: Enter the literature number in the search box provided at <a href="www.ti.com">www.ti.com</a>.

The current documentation that describes related peripherals and other technical collateral, is available in the C6000 DSP product folder at: www.ti.com/c6000.

SPRUFK9— TMS320C674x/OMAP-L1x Processor Peripherals Overview Reference Guide. Provides an overview and briefly describes the peripherals available on the TMS320C674x Digital Signal Processors (DSPs) and OMAP-L1x Applications Processors.

SPRUFK5— TMS320C674x DSP Megamodule Reference Guide. Describes the TMS320C674x digital signal processor (DSP) megamodule. Included is a discussion on the internal direct memory access (IDMA) controller, the interrupt controller, the power-down controller, memory protection, bandwidth management, and the memory and cache.

SPRUGM7D-April 2010 Read This First 19



- SPRUFE8— TMS320C674x DSP CPU and Instruction Set Reference Guide. Describes the CPU architecture, pipeline, instruction set, and interrupts for the TMS320C674x digital signal processors (DSPs). The C674x DSP is an enhancement of the C64x+ and C67x+ DSPs with added functionality and an expanded instruction set.
- SPRUG82— TMS320C674x DSP Cache User's Guide. Explains the fundamentals of memory caches and describes how the two-level cache-based internal memory architecture in the TMS320C674x digital signal processor (DSP) can be efficiently used in DSP applications. Shows how to maintain coherence with external memory, how to use DMA to reduce memory latencies, and how to optimize your code to improve cache efficiency. The internal memory architecture in the C674x DSP is organized in a two-level hierarchy consisting of a dedicated program cache (L1P) and a dedicated data cache (L1D) on the first level. Accesses by the CPU to the these first level caches can complete without CPU pipeline stalls. If the data requested by the CPU is not contained in cache, it is fetched from the next lower memory level, L2 or external memory.





#### **Overview**

# Topic Page 1.1 Introduction 22 1.2 Block Diagram 22 1.3 DSP Subsystem 22 1.4 ARM Subsystem 22



Introduction www.ti.com

#### 1.1 Introduction

The OMAP-L138 Applications Processor contains two primary CPU cores: an ARM RISC CPU for general-purpose processing and systems control; and a powerful DSP to efficiently handle communication and audio processing tasks. The OMAP-L138 Applications Processor consists of the following primary components:

- ARM926 RISC CPU core and associated memories
- DSP and associated memories
- A set of I/O peripherals
- A powerful DMA subsystem and SDRAM EMIF interface

#### 1.2 Block Diagram

A block diagram for the OMAP-L138 Applications Processor is shown in Figure 1-1.

#### 1.3 DSP Subsystem

The DSP subsystem (DSPSS) includes TI's standard TMS320C674x megamodule and several blocks of internal memory (L1P, L1D, and L2). Chapter 3 describes the DSPSS components.

#### 1.4 ARM Subsystem

The ARM926EJ 32-bit RISC CPU in the ARM subsystem (ARMSS) acts as the overall system controller. The ARM CPU performs general system control tasks, such as system initialization, configuration, power management, user interface, and user command implementation. Chapter 2 describes the ARMSS components and system control functions that the ARM core performs.



Figure 1-1. OMAP-L138 Applications Processor Block Diagram

Note: Not all peripherals are available at the same time due to multiplexing.



# ARM Subsystem

| Topic |                                  | Page      |
|-------|----------------------------------|-----------|
|       |                                  |           |
| 2.1   | Introduction                     | 24        |
| 2.2   | Operating States/Modes           | <b>25</b> |
| 2.3   | Processor Status Registers       | <b>25</b> |
| 2.4   | Exceptions and Exception Vectors | <b>26</b> |
| 2.5   | The 16-BIS/32-BIS Concept        | <b>27</b> |
| 2.6   | 16-BIS/32-BIS Advantages         | <b>27</b> |
| 2.7   | Co-Processor 15 (CP15)           | 28        |
|       |                                  |           |



Introduction www.ti.com

#### 2.1 Introduction

This chapter describes the ARM subsystem and its associated memories. The ARM subsystem consists of the following components:

- ARM926EJ-S 32-bit RISC processor
- 16-KB Instruction cache
- 16-KB Data cache
- MMU
- CP15 to control MMU, cache, etc.
- Java accelerator
- ARM Internal Memory
  - 8 KB RAM
  - 64 KB built-in ROM
- Embedded Trace Module and Embedded Trace Buffer (ETM/ETB)
- · Features:
  - The main write buffer has a 16-word data buffer and a 4-address buffer
  - Support for 32/16-bit instruction sets
  - Fixed little-endian memory format
  - Enhanced DSP instructions

The ARM926EJ-S processor is a member of the ARM9 family of general-purpose microprocessors. The ARM926EJ-S processor targets multi-tasking applications where full memory management, high performance, low die size, and low power are all important.

The ARM926EJ-S processor supports the 32-bit ARM and the 16-bit THUMB instruction sets, enabling you to trade off between high performance and high code density. This includes features for efficient execution of Java byte codes and providing Java performance similar to Just in Time (JIT) Java interpreter without associated code overhead.

The ARM926EJ-S processor supports the ARM debug architecture and includes logic to assist in both hardware and software debugging. The ARM926EJ-S processor has a Harvard architecture and provides a complete high performance subsystem, including the following:

- An ARM926EJ-S integer core
- A Memory Management Unit (MMU)
- Separate instruction and data AMBA AHB bus interfaces

| NOTE: | There is no TCM memory and interface on this device. |
|-------|------------------------------------------------------|
|       |                                                      |

The ARM926EJ-S processor implements ARM architecture version 5TEJ.

The ARM926EJ-S core includes new signal processing extensions to enhance 16-bit fixed-point performance using a single-cycle  $32 \times 16$  multiply-accumulate (MAC) unit. The ARM core also has 8 KB RAM (typically used for vector table) and 64 KB ROM (for boot images) associated with it. The RAM/ROM locations are not accessible by the DSP or any other master peripherals. Furthermore, the ARM has DMA and CFG bus master ports via the AHB interface.



www.ti.com Operating States/Modes

#### 2.2 Operating States/Modes

The ARM can operate in two states: ARM (32-bit) mode and Thumb (16-bit) mode. You can switch the ARM926EJ-S processor between ARM mode and Thumb mode using the BX instruction.

The ARM can operate in the following modes:

- User mode (USR): Non-privileged mode, usually for the execution of most application programs.
- Fast interrupt mode (FIQ): Fast interrupt processing
- Interrupt mode (IRQ): Normal interrupt processing
- Supervisor mode (SVC): Protected mode of execution for operating systems
- Abort mode (ABT): Mode of execution after a data abort or a pre-fetch abort
- System mode (SYS): Privileged mode of execution for operating systems
- Undefined mode (UND): Executing an undefined instruction causes the ARM to enter undefined mode.

You can only enter privileged modes (system or supervisor) from other privileged modes.

To enter supervisor mode from user mode, generate a software interrupt (SWI). An IRQ interrupt causes the processor to enter the IRQ mode. An FIQ interrupt causes the processor to enter the FIQ mode.

Different stacks must be set up for different modes. The stack pointer (SP) automatically changes to the SP of the mode that was entered.

#### 2.3 Processor Status Registers

The processor status register (PSR) controls the enabling and disabling of interrupts and setting the mode of operation of the processor. The 8 least-significant bits PSR[7:0] are the control bits of the processor. PSR[27:8] are reserved bits and PSR[31:28] are status registers. The details of the control bits are:

- Bit 7 I bit: Disable IRQ (I =1) or enable IRQ (I = 0)
- Bit 6 F bit: Disable FIQ (F = 1) or enable FIQ (F = 0)
- Bit 5 T bit: Controls whether the processor is in thumb mode (T = 1) or ARM mode (T = 0)
- Bits 4:0 Mode: Controls the mode of operation of the processor
  - PSR [4:0] = 10000 : User mode
  - PSR [4:0] = 10001 : FIQ mode
  - PSR [4:0] = 10010 : IRQ mode
  - PSR [4:0] = 10011 : Supervisor mode
  - PSR [4:0] = 10111 : Abort mode
  - PSR [4:0] = 11011 : Undefined mode
  - PSR [4:0] = 11111 : System mode

Status bits show the result of the most recent ALU operation. The details of status bits are:

- Bit 31 N bit: Negative or less than
- Bit 30 Z bit: Zero
- Bit 29 C bit: Carry or borrow
- Bit 28 V bit: Overflow or underflow

**NOTE:** See the Programmer's Model of the ARM926EJ-S Technical Reference Manual (TRM), downloadable from <a href="http://infocenter.arm.com/help/index.jsp">http://infocenter.arm.com/help/index.jsp</a> for more detailed information.

SPRUGM7D-April 2010 ARM Subsystem 25



#### 2.4 Exceptions and Exception Vectors

Exceptions arise when the normal flow of the program must be temporarily halted. The exceptions that occur in an ARM system are given below:

- Reset exception: processor reset
- · FIQ interrupt: fast interrupt
- IRQ interrupt: normal interrupt
- Abort exception: abort indicates that the current memory access could not be completed. The abort could be a pre-fetch abort or a data abort.
- SWI interrupt: use software interrupt to enter supervisor mode.
- Undefined exception: occurs when the processor executes an undefined instruction

The exceptions in the order of highest priority to lowest priority are: reset, data abort, FIQ, IRQ, pre-fetch abort, undefined instruction, and SWI. SWI and undefined instruction have the same priority. The ARM is configured with the VINTH signal set high (VINTH = 1), such that the vector table is located at address FFFF 0000h. This address maps to the beginning of the ARM local RAM (8 KB).

**NOTE:** The VINTH signal is configurable by way of the register setting in CP15. However, it is not recommended to set VINTH = 0, as the device has no physical memory in the 0000 0000h address region.

The default vector table is shown in Table 2-1.

Table 2-1. Exception Vector Table for ARM

| Vector Offset Address | Exception             | Mode on entry | I Bit State on Entry | F Bit State on Entry |
|-----------------------|-----------------------|---------------|----------------------|----------------------|
| 0h                    | Reset                 | Supervisor    | Set                  | Set                  |
| 4h                    | Undefined instruction | Undefined     | Set                  | Unchanged            |
| 8h                    | Software interrupt    | Supervisor    | Set                  | Unchanged            |
| Ch                    | Pre-fetch abort       | Abort         | Set                  | Unchanged            |
| 10h                   | Data abort            | Abort         | Set                  | Unchanged            |
| 14h                   | Reserved              | _             | _                    | _                    |
| 18h                   | IRQ                   | IRQ           | Set                  | Unchanged            |
| 1Ch                   | FIQ                   | FIQ           | Set                  | Set                  |

26 ARM Subsystem SPRUGM7D-April 2010



#### 2.5 The 16-BIS/32-BIS Concept

The key idea behind 16-BIS is that of a super-reduced instruction set. Essentially, the ARM926EJ processor has two instruction sets:

- ARM mode or 32-BIS: the standard 32-bit instruction set
- Thumb mode or 16-BIS: a 16-bit instruction set

The 16-bit instruction length (16-BIS) allows the 16-BIS to approach twice the density of standard 32-BIS code while retaining most of the 32-BIS's performance advantage over a traditional 16-bit processor using 16-bit registers. This is possible because 16-BIS code operates on the same 32-bit register set as 32-BIS code. 16-bit code can provide up to 65% of the code size of the 32-bit code and 160% of the performance of an equivalent 32-BIS processor connected to a 16-bit memory system.

#### 2.6 16-BIS/32-BIS Advantages

16-bit instructions operate with the standard 32-bit register configuration, allowing excellent inter-operability between 32-BIS and 16-BIS states. Each 16-bit instruction has a corresponding 32-bit instruction with the same effect on the processor model. The major advantage of a 32-bit architecture over a 16-bit architecture is its ability to manipulate 32-bit integers with single instructions, and to address a large address space efficiently. When processing 32-bit data, a 16-bit architecture takes at least two instructions to perform the same task as a single 32-bit instruction. However, not all of the code in a program processes 32-bit data (for example, code that performs character string handling), and some instructions (like branches) do not process any data at all. If a 16-bit architecture only has 16-bit instructions, and a 32-bit architecture only has 32-bit instructions, then the 16-bit architecture has better code density overall, and has better than one half of the performance of the 32-bit architecture. Clearly, 32-bit performance comes at the cost of code density. The 16-bit instruction breaks this constraint by implementing a 16-bit instruction length on a 32-bit architecture, making the processing of 32-bit data efficient with compact instruction coding. This provides far better performance than a 16-bit architecture, with better code density than a 32-bit architecture. The 16-BIS also has a major advantage over other 32-bit architectures with 16-bit instructions. The advantage is the ability to switch back to full 32-bit code and execute at full speed. Thus, critical loops for applications such as fast interrupts and DSP algorithms can be coded using the full 32-BIS and linked with 16-BIS code. The overhead of switching from 16-bit code to 32-bit code is folded into sub-routine entry time. Various portions of a system can be optimized for speed or for code density by switching between 16-BIS and 32-BIS execution, as appropriate.



Co-Processor 15 (CP15) www.ti.com

#### 2.7 Co-Processor 15 (CP15)

The system control coprocessor (CP15) is used to configure and control instruction and data caches, Tightly-Coupled Memories (TCMs), Memory Management Units (MMUs), and many system functions. The CP15 registers are only accessible with MRC and MCR instructions by the ARM in a privileged mode like supervisor mode or system mode.

#### 2.7.1 Addresses in an ARM926EJ-S System

Three different types of addresses exist in an ARM926EJ-S system. They are listed in Table 2-2.

Table 2-2. Different Address Types in ARM System

| Domain       | ARM9EJ-S             | Caches and MMU                 | TCM and AMBA Bus      |
|--------------|----------------------|--------------------------------|-----------------------|
| Address type | Virtual Address (VA) | Modified Virtual Address (MVA) | Physical Address (PA) |

An example of the address manipulation that occurs when the ARM9EJ-S core requests an instruction is shown in Example 2-1

#### Example 2-1. Address Manipulation

The VA of the instruction is issued by the ARM9EJ-S core.

The VA is translated to the MVA. The Instruction Cache (Icache) and Memory Management Unit (MMU) detect the MVA.

If the protection check carried out by the MMU on the MVA does not abort and the MVA tag is in the Icache. the instruction data is returned to the ARM9EJ-S core.

If the protection check carried out by the MMU on the MVA does not abort, and the MVA tag is not in the cache, then the MMU translates the MVA to produce the PA.

NOTE: See the Programmers Model of the ARM926EJ-S Technical Reference Manual (TRM), downloadable from http://infocenter.arm.com/help/index.jsp for more detailed information.

#### 2.7.2 Memory Management Unit

The ARM926EJ-S MMU provides virtual memory features required by operating systems such as SymbianOS, WindowsCE, and Linux. A single set of two level page tables stored in main memory controls the address translation, permission checks, and memory region attributes for both data and instruction accesses. The MMU uses a single unified Translation Lookaside Buffer (TLB) to cache the information held in the page tables.

The MMU features are as follows:

- Standard ARM architecture v4 and v5 MMU mapping sizes, domains, and access protection scheme.
- Mapping sizes are 1 MB (sections), 64 KB (large pages), 4 KB (small pages) and 1 KB (tiny pages)
- Access permissions for large pages and small pages can be specified separately for each quarter of the page (subpage permissions)
- Hardware page table walks
- Invalidate entire TLB, using CP15 register 8
- Invalidate TLB entry, selected by MVA, using CP15 register 8
- Lockdown of TLB entries, using CP15 register 10

NOTE: See the Memory Management Unit of the ARM926EJ-S Technical Reference Manual (TRM), downloadable from http://infocenter.arm.com/help/index.jsp for more detailed information.

28 SPRUGM7D-April 2010 ARM Subsystem



www.ti.com Co-Processor 15 (CP15)

#### 2.7.3 Caches and Write Buffer

The ARM926EJ-S processor includes:

- An Instruction cache (Icache)
- A Data cache (Dcache)
- A write buffer

The size of the data cache is 16 KB, instruction cache is 16 KB, and write buffer is 17 bytes.

The caches have the following features:

- Virtual index, virtual tag, addressed using the Modified Virtual Address (MVA)
- Four-way set associative, with a cache line length of eight words per line (32 bytes per line), and two
  dirty bits in the Dcache
- Dcache supports write-through and write-back (or copy back) cache operation, selected by memory region using the C and B bits in the MMU translation tables
- · Perform critical-word first cache refilling
- Cache lockdown registers enable control over which cache ways are used for allocation on a line fill, providing a mechanism for both lockdown and controlling cache pollution.
- Dcache stores the Physical Address TAG (PA TAG) corresponding to each Dcache entry in the TAGRAM for use during the cache line write-backs, in addition to the Virtual Address TAG stored in the TAG RAM. This means that the MMU is not involved in Dcache write-back operations, removing the possibility of TLB misses related to the write-back address.
- Cache maintenance operations to provide efficient invalidation of the following:
  - The entire Dcache or Icache
  - Regions of the Dcache or Icache
  - The entire Dcache
  - Regions of virtual memory
- They also provide operations for efficient cleaning and invalidation of the following:
  - The entire Dcache
  - Regions of the Dcache
  - Regions of virtual memory

The write buffer is used for all writes to a non-cachable bufferable region, write-through region, and write misses to a write-back region. A separate buffer is incorporated in the Dcache for holding write-back for cache line evictions or cleaning of dirty cache lines.

The main write buffer has a 16-word data buffer and a four-address buffer.

The Dcache write-back has eight data word entries and a single address entry.

The MCR drain write buffer enables both write buffers to be drained under software control.

The MCR wait for interrupt causes both write buffers to be drained and the ARM926EJ-S processor to be put into a low power state until an interrupt occurs.

**NOTE:** See the Caches and Write Buffer of the ARM926EJ-S Technical Reference Manual (TRM), downloadable from <a href="http://infocenter.arm.com/help/index.jsp">http://infocenter.arm.com/help/index.jsp</a> for more detailed information.

SPRUGM7D-April 2010 ARM Subsystem 29

30 ARM Subsystem SPRUGM7D-April 2010



# DSP Subsystem

| Topic |                                 | Page |
|-------|---------------------------------|------|
|       |                                 |      |
| 3.1   | Introduction                    | 32   |
| 3.2   | TMS320C674x Megamodule          | 33   |
| 3.3   | Memory Map                      | 38   |
| 3.4   | Advanced Event Triggering (AET) | 38   |
|       |                                 |      |



Introduction www.ti.com

#### 3.1 Introduction

The DSP subsystem (Figure 3-1) includes TI's standard TMS320C674x megamodule and several blocks of internal memory (L1P, L1D, and L2). This document provides an overview of the DSP subsystem and the following considerations associated with it:

- · Memory mapping
- Interrupts
- Power management

For more information, see the *TMS320C674x DSP Megamodule Reference Guide* (<u>SPRUFK5</u>), the *TMS320C674x DSP CPU and Instruction Set Reference Guide* (<u>SPRUFE8</u>), and the *TMS320C674x DSP Cache User's Guide* (<u>SPRUG82</u>).



Figure 3-1. TMS320C674x Megamodule Block Diagram

32 DSP Subsystem SPRUGM7D-April 2010



#### 3.2 TMS320C674x Megamodule

The C674x megamodule (Figure 3-1) consists of the following components:

- TMS320C674x CPU
- Internal memory controllers:
  - Program memory controller (PMC)
  - Data memory controller (DMC)
  - Unified memory controller (UMC)
  - External memory controller (EMC)
  - Internal direct memory access (IDMA) controller
- Internal peripherals:
  - Interrupt controller (INTC)
  - Power-down controller (PDC)
  - Bandwidth manager (BWM)
- Advanced event triggering (AET)

#### 3.2.1 Internal Memory Controllers

The C674x megamodule implements a two-level internal cache-based memory architecture with external memory support. Level 1 memory (L1) is split into separate program memory (L1P memory) and data memory (L1D memory). L1 memory is accessible to the CPU without stalls. Level 2 memory (L2) can also be split into L2 RAM (normal addressable on-chip memory) and L2 cache for caching external memory locations. The internal direct memory access controller (IDMA) manages DMA among the L1P, L1D, and L2 memories.

For more information about each of these controllers, see the *TMS320C674x DSP Megamodule Reference Guide* (SPRUFK5).

#### 3.2.2 Internal Peripherals

The C674x megamodule includes the following internal peripherals:

- DSP interrupt controller (INTC)
- DSP power-down controller (PDC)
- Bandwidth manager (BWM)
- Internal DMA (IDMA) controller

This section briefly describes the INTC, PDC, BWM, and IDMA controller. For more information on these internal peripherals, see the *TMS320C674x DSP Megamodule Reference Guide* (SPRUFK5).

#### 3.2.2.1 Interrupt Controller (INTC)

The C674x megamodule includes an interrupt controller (INTC) to manage CPU interrupts. The INTC maps DSP device events to 12 CPU interrupts. All DSP device events are listed in Table 3-1. The INTC is fully described in the *TMS320C674x DSP Megamodule Reference Guide* (SPRUFK5).

Table 3-1. DSP Interrupt Map

| Event | Interrupt Name  | Source                       |  |
|-------|-----------------|------------------------------|--|
| 0     | EVT0            | C674x Interrupt Control 0    |  |
| 1     | EVT1            | C674x Interrupt Control 1    |  |
| 2     | EVT2            | C674x Interrupt Control 2    |  |
| 3     | EVT3            | C674x Interrupt Control 3    |  |
| 4     | T64P0_TINT12    | Timer64P0 Interrupt (TINT12) |  |
| 5     | SYSCFG_CHIPINT2 | SYSCFG CHIPSIG Register      |  |
| 6     | PRU_EVTOUT0     | PRUSS Interrupt              |  |



Table 3-1. DSP Interrupt Map (continued)

| Event    | Interrupt Name             | Source                                                                     |
|----------|----------------------------|----------------------------------------------------------------------------|
| 7        | EHRPWM0                    | HiResTimer/PWM0 Interrupt                                                  |
| 8        | EDMA3_0_CC0_INT1           | EDMA3_0 Channel Controller 0 Shadow Region 1 Transfer Completion Interrupt |
| 9        | EMU-DTDMA                  | C674x-ECM                                                                  |
| 10       | EHRPWM0TZ                  | HiResTimer/PWM0 Trip Zone Interrupt                                        |
| 11       | EMU-RTDXRX                 | C674x-RTDX                                                                 |
| 12       | EMU-RTDXTX                 | C674x-RTDX                                                                 |
| 13       | IDMAINT0                   | C674x-EMC                                                                  |
| 14       | IDMAINT1                   | C674x-EMC                                                                  |
| 15       | MMCSD0_INT0                | MMCSD0 MMC/SD Interrupt                                                    |
| 16       | MMCSD0_INT1                | MMCSD0 SDIO Interrupt                                                      |
| 17       | PRU_EVTOUT1                | PRUSS Interrupt                                                            |
| 18       | EHRPWM1                    | HiResTimer/PWM1 Interrupt                                                  |
| 19       | USB0_INT                   | USB0 (USB2.0) Interrupt                                                    |
| 20       | USB1_HCINT                 | USB1 (USB1.1) OHCI Host Controller Interrupt                               |
| 21       | USB1_R/WAKEUP              | USB1 (USB1.1) Remote Wakeup Interrupt                                      |
| 22       | PRU_EVTOUT2                | PRUSS Interrupt                                                            |
| 23       | EHRPWM1TZ                  | HiResTimer/PWM1 Trip Zone Interrupt                                        |
| 24       | SATA_INT                   | SATA Controller Interrupt                                                  |
| 25       | T64P2_TINTALL              | Timer64P2 Combined Interrupt (TINT12 and TINT34)                           |
| 26       | EMAC_CORXTHRESH            | EMAC - Core 0 Receive Threshold Interrupt                                  |
| 27       | EMAC_CORX                  | EMAC - Core 0 Receive Interrupt                                            |
| 28       | EMAC_COTX                  | EMAC - Core 0 Transmit Interrupt                                           |
| 29       | EMAC_COMISC                | EMAC - Core 0 Miscellaneous Interrupt                                      |
| 30       | EMAC_C1RXTHRESH            | EMAC - Core 1 Receive Threshold Interrupt                                  |
| 31       | EMAC_C1RX                  | EMAC - Core 1 Receive Interrupt                                            |
| 32       | EMAC_C1TX                  | EMAC - Core 1 Transmit Interrupt                                           |
| 33       | EMAC_C1MISC                | EMAC - Core 1 Miscellaneous Interrupt                                      |
| 34       | UHPI_DSPINT                | HPI DSP Interrupt                                                          |
| 35       | PRU_EVTOUT3                | PRUSS Interrupt                                                            |
| 36       | IIC0_INT                   | I2C0 Interrupt                                                             |
| 37       | SPI0_INT                   | SPI0 Interrupt                                                             |
|          | UARTO_INT                  | ·                                                                          |
| 38       | PRU_EVTOUT5                | UART0 Interrupt                                                            |
| 39<br>40 | _                          | PRUSS Interrupt Timer64P1 Interrupt (TINT12)                               |
| 40       | T64P1_TINT12<br>GPIO_B1INT |                                                                            |
|          | _                          | GPIO Bank 1 Interrupt                                                      |
| 42       | IIC1_INT                   | I2C1 Interrupt                                                             |
| 43       | SPI1_INT                   | SPI1 Interrupt                                                             |
| 44       | PRU_EVTOUT6                | PRUSS Interrupt                                                            |
| 45       | ECAPO                      | ECAP0 Interrupt                                                            |
| 46       | UART_INT1                  | UART1 Interrupt                                                            |
| 47       | ECAP1                      | ECAP1 Interrupt                                                            |
| 48       | T64P1_TINT34               | Timer64P1 Interrupt (TINT34)                                               |
| 49       | GPIO_B2INT                 | GPIO Bank 2 Interrupt                                                      |
| 50       | PRU_EVTOUT7                | PRUSS Interrupt                                                            |
| 51       | ECAP2                      | ECAP2 Interrupt                                                            |
| 52       | GPIO_B3INT                 | GPIO Bank 3 Interrupt                                                      |
| 53       | MMCSD1_INT1                | MMCSD1 SDIO Interrupt                                                      |



Table 3-1. DSP Interrupt Map (continued)

| Event   | Interrupt Name     | Source                                                                     |
|---------|--------------------|----------------------------------------------------------------------------|
| 54      | GPIO_B4INT         | GPIO Bank 4 Interrupt                                                      |
| 55      | EMIFA_INT          | EMIFA Interrupt                                                            |
| 56      | EDMA3_0_CC0_ERRINT | EDMA3_0 Channel Controller 0 Error Interrrupt                              |
| 57      | EDMA3_0_TC0_ERRINT | EDMA3_0 Transfer Controller 0 Error Interrrupt                             |
| 58      | EDMA3_0_TC1_ERRINT | EDMA3_0 Transfer Controller 1 Error Interrrupt                             |
| 59      | GPIO_B5INT         | GPIO Bank 5 Interrupt                                                      |
| 60      | DDR2_MEMERR        | DDR2 Memory Error Interrupt                                                |
| 61      | MCASP0_INT         | McASP0 Combined RX/TX Interrupt                                            |
| 62      | GPIO_B6INT         | GPIO Bank 6 Interrupt                                                      |
| 63      | RTC_IRQS           | RTC Combined Interrupt                                                     |
| 64      | T64P0_TINT34       | Timer64P0 Interrupt (TINT34)                                               |
| 65      | GPIO_B0INT         | GPIO Bank 0 Interrupt                                                      |
| 66      | PRU_EVTOUT4        | PRUSS Interrupt                                                            |
| 67      | SYSCFG_CHIPINT3    | SYSCFG CHIPSIG Register                                                    |
| 68      | MMCSD1_INT0        | MMCSD1 MMC/SD Interrupt                                                    |
| 69      | UART2_INT          | UART2 Interrupt                                                            |
| 70      | PSC0_ALLINT        | PSC0                                                                       |
| 71      | PSC1_ALLINT        | PSC1                                                                       |
| 72      | GPIO_B7INT         | GPIO Bank 7 Interrupt                                                      |
| 73      | LCDC_INT           | LCD Controller Interrupt                                                   |
| 74      | PROTERR            | SYSCFG Protection Shared Interrupt                                         |
| 75      | GPIO_B8INT         | GPIO Bank 8 Interrupt                                                      |
| 76-77   | _                  | Reserved                                                                   |
| 78      | T64P2_CMPINT0      | Timer64P2 - Compare Interrupt 0                                            |
| 79      | T64P2_CMPINT1      | Timer64P2 - Compare Interrupt 1                                            |
| 80      | T64P2_CMPINT2      | Timer64P2 - Compare Interrupt 2                                            |
| 81      | T64P2_CMPINT3      | Timer64P2 - Compare Interrupt 3                                            |
| 82      | T64P2_CMPINT4      | Timer64P2 - Compare Interrupt 4                                            |
| 83      | T64P2_CMPINT5      | Timer64P2 - Compare Interrupt 5                                            |
| 84      | T64P2_CMPINT6      | Timer64P2 - Compare Interrupt 6                                            |
| 85      | T64P2_CMPINT7      | Timer64P2 - Compare Interrupt 7                                            |
| 86      | T64P3_TINTALL      | Timer64P3 Combined Interrupt (TINT12 and TINT34)                           |
| 87      | MCBSP0_RINT        | McBSP0 Receive Interrupt                                                   |
| 88      | MCBSP0_XINT        | McBSP0 Transmit Interrupt                                                  |
| 89      | MCBSP1_RINT        | McBSP1 Receive Interrupt                                                   |
| 90      | MCBSP1_XINT        | McBSP1 Transmit Interrupt                                                  |
| 91      | EDMA3_1_CC0_INT1   | EDMA3_1 Channel Controller 0 Shadow Region 1 Transfer Completion Interrupt |
| 92      | EDMA3_1_CC0_ERRINT | EDMA3_1 Channel Controller 0 Error Interrrupt                              |
| 93      | EDMA3_1_TC0_ERRINT | EDMA3_1 Transfer Controller 0 Error Interrrupt                             |
| 94      | UPP_INT            | uPP Combined Interrupt                                                     |
| 95      | VPIF_INT           | VPIF Combined Interrupt                                                    |
| 96      | INTERR             | C674x-Interrupt Control                                                    |
| 97      | EMC_IDMAERR        | C674x-EMC                                                                  |
| 98-112  | _                  | Reserved                                                                   |
| 113     | PMC_ED             | C674x-PMC                                                                  |
| 114-115 | _                  | Reserved                                                                   |
| 116     | UMC_ED1            | C674x-UMC                                                                  |



Table 3-1. DSP Interrupt Map (continued)

| Event | Interrupt Name | Source    |  |
|-------|----------------|-----------|--|
| 117   | UMC_ED2        | C674x-UMC |  |
| 118   | PDC_INT        | C674x-PDC |  |
| 119   | SYS_CMPA       | C674x-SYS |  |
| 120   | PMC_CMPA       | C674x-PMC |  |
| 121   | PMC_CMPA       | C674x-PMC |  |
| 122   | DMC_CMPA       | C674x-DMC |  |
| 123   | DMC_CMPA       | C674x-DMC |  |
| 124   | UMC_CMPA       | C674x-UMC |  |
| 125   | UMC_CMPA       | C674x-UMC |  |
| 126   | EMC_CMPA       | C674x-EMC |  |
| 127   | EMC_BUSERR     | C674x-EMC |  |

#### 3.2.2.1.1 Interrupt Controller Registers

For more information on the DSP interrupt controller (INTC) registers, see the *TMS320C674x DSP Megamodule Reference Guide* (SPRUFK5).

#### 3.2.2.1.2 NMI Interrupt

In addition to the interrupts listed in Table 3-1, the DSP also supports a special interrupt that behaves more like an exception, non-maskable interrupt (NMI). The NMI interrupt is controlled by two registers in the System Configuration Module, the chip signal register (CHIPSIG) and the chip signal clear register (CHIPSIG\_CLR).

The NMI interrupt is asserted by writing a 1 to the CHIPSIG4 bit in CHIPSIG. The NMI interrupt is cleared by writing a 1 to the CHIPSIG4 bit in CHIPSIG\_CLR. For more information on the System Configuration Module, CHIPSIG, and CHIPSIG\_CLR, see Chapter 11.

#### 3.2.2.2 Power-Down Controller (PDC)

The C674x megamodule includes a power-down controller (PDC). The PDC can power-down all of the following components of the C674x megamodule and internal memories of the DSP subsystem:

- C674x CPU
- Program memory controller (PMC)
- Data memory controller (DMC)
- Unified memory controller (UMC)
- Extended memory controller (EMC)
- Internal Direct Memory Access controller (IDMA)
- L1P memory
- L1D memory
- L2 memory



This device supports the static power-down feature from the C674x megamodule. The *TMS320C674x DSP Megamodule Reference Guide* (SPRUFK5) describes the power-down control in more detail.

• Static power-down: The PDC initiates power-down (clock gating) of the entire C674x megamodule and all internal memories immediately upon command from software.

Static power-down (clock gating) affects all components of the C674x megamodule and all internal memories. Software can initiate static power-down by way of a register bit in the power-down controller command register (PDCCMD) of the PDC. For more information on the PDC, see the *TMS320C674x DSP Megamodule Reference Guide* (SPRUFK5).

#### 3.2.2.3 Bandwidth Manager (BWM)

The bandwidth manager (BWM) provides a programmable interface for optimizing bandwidth among the requesters for resources, which include the following:

- EDMA-initiated DMA transfers (and resulting coherency operations)
- IDMA-initiated transfers (and resulting coherency operations)
- Programmable cache coherency operations
  - Block based coherency operations
  - Global coherency operations
- CPU direct-initiated transfers
  - Data access (load/store)
  - Program access

The resources include the following:

- L1P memory
- L1D memory
- L2 memory
- Resources outside of the C674x megamodule: external memory, on-chip peripherals, registers

Since any given requestor could potentially block a resource for extended periods of time, the bandwidth manager is implemented to assure fairness for all requesters.

The bandwidth manager implements a weighted-priority-driven bandwidth allocation. Each requestor (EDMA, IDMA, CPU, etc.) is assigned a priority level on a per-transfer basis. The programmable priority level has a single meaning throughout the system. There are a total of nine priority levels, where priority zero is the highest priority and priority eight is the lowest priority. When requests for a single resource contend, access is granted to the highest-priority requestor. When the contention occurs for multiple successive cycles, a contention counter assures that the lower-priority requestor gets access to the resource every 1 out of *n* arbitration cycles, where *n* is programmable. A priority level of -1 represents a transfer whose priority has been increased due to expiration of the contention counter or a transfer that is fixed as the highest-priority transfer to a given resource.

#### 3.2.2.4 Internal DMA (IDMA) Controller

The IDMA controller performs fast block transfers between any two memory locations local to the C674x megamodule. Local memory locations are defined as those in Level 1 program (L1P), Level 1 data (L1D), and Level 2 (L2) memories, or in the external peripheral configuration (CFG) memory. The IDMA cannot transfer data to or from the internal MMR space. The IDMA is fully described in the *TMS320C674x DSP Megamodule Reference Guide* (SPRUFK5).

SPRUGM7D-April 2010 DSP Subsystem 37



Memory Map www.ti.com

#### 3.3 Memory Map

Refer to your device-specific data manual for memory-map information.

#### 3.3.1 DSP Internal Memory

See Section 5.3 for a description of the DSP internal memory.

#### 3.3.2 External Memory

See Chapter 4 and Chapter 5 for a description of the additional system memory and peripherals that the DSP has access to.

#### 3.4 Advanced Event Triggering (AET)

The C674x megamodule supports advanced event triggering (AET). This capability can be used to debug complex problems as well as understand performance characteristics of user applications. AET provides the following capabilities:

- Hardware Program Breakpoints: specify addresses or address ranges that can generate events such
  as halting the processor or triggering the trace capture.
- Data Watchpoints: specify data variable addresses, address ranges, or data values that can generate events such as halting the processor or triggering the trace capture.
- Counters: count the occurrence of an event or cycles for performance monitoring.
- State Sequencing: allows combinations of hardware program breakpoints and data watchpoints to precisely generate events for complex sequences.



# System Interconnect

| Topic |              | Page |
|-------|--------------|------|
|       | Introduction |      |

SPRUGM7D-April 2010 System Interconnect 39



Introduction www.ti.com

#### 4.1 Introduction

The DSP, the ARM, the PRU, the EDMA3 transfer controllers, and the device peripherals are interconnected through a switch fabric architecture (see Section 4.2). The switch fabric is composed of multiple switched central resources (SCRs) and multiple bridges. The SCRs establish low-latency connectivity between master peripherals and slave peripherals. Additionally, the SCRs provide priority-based arbitration and facilitate concurrent data movement between master and slave peripherals. Through SCR, the DSP can send data to the EMIF without affecting a data transfer between a device peripheral and internal shared memory. Bridges are mainly used to perform bus-width conversion as well as bus operating frequency conversion.

The DSP, the ARM, the PRU, the EDMA3 transfer controllers, and the various device peripherals can be classified into two categories: master peripherals and slave peripherals. Master peripherals are typically capable of initiating read and write transfers in the system and do not rely on the EDMA3 or on a CPU to perform transfers to and from them. The system master peripherals include the DSP, the ARM, the EDMA3 transfer controllers, EMAC, HPI, LCDC, uPP, SATA, VPIF, PRU, and USBs. Not all master peripherals may connect to all slave peripherals. The supported connections are designated by an X in Table 4-1.

Table 4-1. OMAP-L138 Applications Processor System Interconnect Matrix

| Master      | s                   |                      |            |             |       | SI            | aves        |                     |                 |                                    |
|-------------|---------------------|----------------------|------------|-------------|-------|---------------|-------------|---------------------|-----------------|------------------------------------|
| Master      | Default<br>Priority | ARM<br>ROM,<br>AINTC | ARM<br>RAM | DSP<br>SDMA | EMIFA | DDR2/<br>mDDR | 128K<br>RAM | EDMA3_0_<br>TC0/TC1 | EDMA3_1_<br>TC0 | Peripheral<br>Group <sup>(1)</sup> |
| EDMA3_0_CC0 | 0                   |                      |            |             |       |               |             | Х                   |                 |                                    |
| EDMA3_1_CC0 | 0                   |                      |            |             |       |               |             |                     | X               |                                    |
| EDMA3_0_TC0 | 0                   |                      |            | Х           | X     | Χ             | Х           | X                   | X               | X                                  |
| EDMA3_0_TC1 | 0                   |                      |            | Х           | X     | Χ             | Х           | X                   | X               | X                                  |
| PRU0        | 0                   |                      | Х          | Х           | X     | X             | X           | X                   | X               | X                                  |
| PRU1        | 0                   |                      |            | Х           | X     | Χ             | Х           | X                   | X               | X                                  |
| ARM I       | 2                   | Х                    | Х          | X           | X     | Χ             | X           |                     |                 |                                    |
| ARM D       | 2                   | Х                    | Х          | X           | X     | Χ             | X           | X                   | X               | X                                  |
| DSP CFG     | 2                   |                      |            |             |       |               |             | X                   | X               | X                                  |
| DSP MDMA    | 2                   |                      |            |             | X     | X             | X           |                     |                 |                                    |
| EDMA3_1_TC0 | 4                   |                      |            | X           | X     | Χ             | X           | X                   | X               | X                                  |
| EMAC        | 4                   |                      |            | X           | X     | Χ             | X           |                     |                 |                                    |
| SATA        | 4                   |                      |            | X           | X     | Χ             | X           |                     |                 |                                    |
| uPP         | 4                   |                      |            | X           | X     | Χ             | X           |                     |                 |                                    |
| USB1.1      | 4                   |                      |            | X           | X     | Χ             | X           |                     |                 |                                    |
| USB2.0      | 4                   |                      |            | X           | X     | Χ             | X           |                     |                 |                                    |
| VPIF        | 4                   |                      |            | X           | X     | X             | X           |                     |                 |                                    |
| LCDC        | 5                   |                      |            |             |       | X             |             |                     |                 |                                    |
| HPI         | 6                   |                      |            | X           | X     | Χ             | X           |                     |                 | X <sup>(2)</sup>                   |

<sup>(1)</sup> Peripheral group: SYSCFG, EMAC, eCAP0, eCAP1, eCAP2, eHRPWM0, eHRPWM1, GPIO, I2C0, I2C1, LCDC, McASP0, McBSP0, McBSP1, MDIO, MMC/SD0, MMC/SD1, PLLC0, PLLC1, PRU RAM0, PRU RAM1, PRU Config, PSC0, PSC1, RTC, SPI0, SPI1, TIMER64P0, TIMER64P1, TIMER64P2, TIMER64P3, EDMA3\_0\_CC0, EDMA3\_1\_CC0, UART0, UART1, UART2, HPI, USB0 (USB2.0), USB1 (USB1.1), uPP, SATA, VPIF.

<sup>(2)</sup> The HPI does not have access to all registers in the SYSCFG module because it operates with the User Privilege Level.



#### 4.2 System Interconnect Block Diagram

Figure 4-1 shows a system interconnect block diagram.

EDMA3\_0\_CC0



Figure 4-1. System Interconnect Block Diagram

SPRUGM7D-April 2010 System Interconnect 41

EDMA3\_0\_CC0

42 System Interconnect SPRUGM7D-April 2010



## System Memory

# Topic Page 5.1 Introduction 44 5.2 ARM Memories 44 5.3 DSP Memories 44 5.4 Shared RAM Memory 44 5.5 External Memories 44 5.6 Internal Peripherals 45 5.7 Peripherals 45



Introduction www.ti.com

#### 5.1 Introduction

This device has multiple on-chip/off-chip memories and several external device interfaces associated with its two processors and various subsystems. To help simplify software development, a unified memory-map is used wherever possible to maintain a consistent view of device resources across all masters (CPU and master peripherals).

For details on the memory addresses, actual memory supported and accessibility by various bus masters, see the detailed memory-map information in the device-specific data manual.

#### 5.2 ARM Memories

The configuration for the ARM internal memory is:

- 8 KB ARM local RAM
- 64 KB ARM local ROM
- 16 KB Instruction Cache and 16 KB Data cache

The ARM RAM/ROM are only accessible by ARM.

#### 5.3 DSP Memories

The DSP internal memories are accessible by the ARM and other master peripherals (as dictated by the connectivity matrix) via the system interconnect through the DSP SDMA port. The accesses by the DSP to its internal memory are internal to the DSP subsystem and do not go out on the system interconnect.

The DSP internal memory consists of L1P, L1D, and L2. The DSP internal memory configuration is:

- L1P memory includes 32 KB of RAM. The DSP program memory controller (PMC) allows you to configure part or all of the L1P RAM as normal program RAM or as cache. You can configure cache sizes of 0 KB, 4 KB, 8 KB, 16 KB, or 32 KB of the 32 KB of RAM. The default configuration is 32 KB cache.
- L1D memory includes 32 KB of RAM. The DSP data memory controller (DMC) allows you to configure
  part of the L1D RAM as normal data RAM or as cache. You can configure cache sizes of 0 KB, 4 KB,
  8 KB, 16 KB, or 32 KB of the 32 KB of RAM. The default configuration is 32 KB cache.
- L2 memory includes 256 KB of RAM. The DSP unified memory controller (UMC) allows you to configure part or all of the L2 RAM as normal RAM or as cache. You can configure cache sizes of 0 KB, 4 KB, 8 KB, 16 KB, 32 KB, 64 KB, 128 KB, or 256 KB of the 256 KB of RAM. The default configuration is 256 KB normal RAM.
- L2 memory also includes 1024 KB of ROM.

#### 5.4 Shared RAM Memory

This device also offers an on-chip 128-KB shared RAM, apart from the ARM and the DSP internal memories. This shared RAM is accessible by the ARM and the DSP, and also is accessible by several master peripherals.

#### 5.5 External Memories

This device has two external memory interfaces that provide multiple external memory options accessible by the CPU and master peripherals:

- EMIFA:
  - 8/16-bit wide asynchronous EMIF module that supports asynchronous devices such as ASRAM,
     NAND Flash, and NOR Flash (up to 4 devices)
  - 8/16-bit wide NAND Flash with 4-bit ECC (up to 4 devices)
  - 16-bit SDRAM with 128-MB address space
- DDR2/mDDR memory controller:
  - 16-bit DDR2 with up to 512-MB memory address space
  - 16-bit mDDR with up to 256-MB memory address space



www.ti.com Internal Peripherals

#### 5.6 Internal Peripherals

The following peripherals are internal to the DSP subsystem and are only accessible to the DSP:

- DSP interrupt controller (INTC)
- DSP power down controller (PDC)
- Bandwidth manager (BWM)
- Internal DMA (IDMA)

For more information on the internal peripherals, see the *TMS320C674x DSP Megamodule Reference Guide* (SPRUFK5).

The peripheral only accessible by the ARM is the ARM interrupt controller (AINTC). For more information on the AINTC, see Chapter 12.

#### 5.7 Peripherals

The ARM and the DSP have access to all peripherals on the device. This also includes system modules like the PLL controller (PLLC), the power and sleep controller (PSC), and the system configuration module (SYSCFG). See the device-specific data manual for the complete list of peripherals supported on your device.

SPRUGM7D-April 2010 System Memory 45

46 System Memory SPRUGM7D-April 2010



# Memory Protection Unit (MPU)

| Topic |               | Page |
|-------|---------------|------|
| 6.1   | Introduction  | 40   |
|       |               |      |
| 6.2   | Architecture  | 49   |
| 6.3   | MPU Registers | 54   |
|       |               |      |



Introduction www.ti.com

#### 6.1 Introduction

This device supports two memory protection units (MPU1 and MPU2). MPU1 supports the 128KB shared RAM and MPU2 supports the DDR2/mDDR SDRAM.

#### 6.1.1 Purpose of the MPU

The memory protection unit (MPU) is provided to manage access to memory. The MPU allows you to define multiple ranges and limit access to system masters based on their privilege ID. The MPU can record a detected fault, or invalid access, and notify the system through an interrupt.

#### 6.1.2 Features

The MPU supports the following features:

- Supports multiple programmable address ranges
- Supports 0 or 1 fixed range
- · Supports read, write, and execute access privileges
- Supports privilege ID associations with ranges
- Generates an interrupt when there is a protection violation, and saves violating transfer parameters
- Supports L1/L2 cache accesses
- Supports protection of its own registers

#### 6.1.3 Block Diagram

Figure 6-1shows a block diagram of the MPU. An access to a protected memory must pass through the MPU. During an access, the MPU checks the memory address on the input data bus against fixed and programmable ranges. If allowed, the transfer is passed unmodified to the output data bus. If the transfer fails the protection check then the MPU does not pass the transfer to the output bus but rather services the transfer internally back to the input bus (to prevent a hang) returning the fault status to the requestor as well as generating an interrupt about the fault. The MPU generates two interrupts: an address error interrupt (MPU\_ADDR\_ERR\_INT) and a protection interrupt (MPU\_PROT\_ERR\_INT).

Input Data Bus

Protection Checks

MPU

Output Data Bus

MPU ADDR ERR INT

MPU PROT\_ERR\_INT

**MMRs** 

**MPU Register Bus** 

Figure 6-1. MPU Block Diagram



www.ti.com Architecture

#### 6.1.4 MPU Default Configuration

Two MPUs are supported on the device, one for the 128KB shared RAM and one for the DDR2/mDDR SDRAM. Table 6-1shows the memory regions protected by each MPU. Table 6-2shows the configuration of each MPU.

Table 6-1. MPU Memory Regions

|      |                   | Memory Region |             |  |
|------|-------------------|---------------|-------------|--|
| Unit | Memory Protection | Start Address | End Address |  |
| MPU1 | 128KB Shared RAM  | 8000 0000h    | 8001 FFFFh  |  |
| MPU2 | DDR2/mDDR SDRAM   | C000 0000h    | DFFF FFFFh  |  |

Table 6-2. MPU Default Configuration

| Setting                                 | MPU1             | MPU2              |
|-----------------------------------------|------------------|-------------------|
| Default permission                      | Assume allowed   | Assume allowed    |
| Number of allowed IDs supported         | 12               | 12                |
| Number of fixed ranges supported        | 1                | 0                 |
| Number of programmable ranges supported | 6                | 12                |
| Compare width                           | 1 KB granularity | 64 KB granularity |

#### 6.2 Architecture

#### 6.2.1 Privilege Levels

The privilege level of a memory access determines what level of permissions the originator of the memory access might have. Two privilege levels are supported: supervisor and user.

Supervisor level is generally granted access to peripheral registers and the memory protection configuration. User level is generally confined to the memory spaces that the OS specifically designates for its use.

ARM and DSP CPU instruction and data accesses have a privilege level associated with them. The privilege level is inherited from the code running on the CPU. See the *TMS320C674x DSP CPU and Instruction Set Reference Guide* (SPRUFE8) and the ARM926EJ-S Technical Reference Manual (TRM), downloadable from <a href="http://infocenter.arm.com/help/index.jsp">http://infocenter.arm.com/help/index.jsp</a> for more details on privilege levels of the DSP and ARM CPU.

Although master peripherals like the HPI do not execute code, they still have a privilege level associated with them. Unlike the ARM and DSP CPU, the privilege level of this peripheral is fixed.

Table 6-3 shows the privilege ID of the CPU and every mastering peripheral. Table 6-3 also shows the privilege level (supervisor vs. user) and access type (instruction read vs. data/DMA read or write) of each master on the device. In some cases, a particular setting depends on software being executed at the time of the access or the configuration of the master peripheral.

Table 6-3. Device Master Settings

| Master                      | Privilege ID | Privilege Level    | Access Type |
|-----------------------------|--------------|--------------------|-------------|
| EDMA3_0_CC0                 | Inherited    | Inherited          | DMA         |
| EDMA3_0_TC0 and EDMA3_0_TC1 | Inherited    | Inherited          | DMA         |
| EDMA3_1_CC0                 | Inherited    | Inherited          | DMA         |
| EDMA3_1_TC0                 | Inherited    | Inherited          | DMA         |
| ARM (instruction access)    | 0            | Software dependant | Instruction |
| ARM (data access)           | 0            | Software dependant | Data        |



Architecture www.ti.com

| Master         | Privilege ID | Privilege Level    | Access Type        |
|----------------|--------------|--------------------|--------------------|
| DSP            | 1            | Software dependant | Software dependant |
| PRU0/PRU1      | 2            | Supervisor         | DMA                |
| HPI            | 3            | User               | DMA                |
| EMAC           | 4            | Supervisor         | Data/DMA           |
| USB1.1         | 5            | Supervisor         | DMA                |
| USB2.0         | 6            | Supervisor         | DMA                |
| LCD Controller | 7            | Supervisor         | DMA                |
| uPP            | 8            | Supervisor         | DMA                |
| SATA           | 9            | Supervisor         | DMA                |
| VPIF DMA0      | 10           | Supervisor         | DMA                |
| VPIF DMA1      | 11           | Supervisor         | DMA                |

Table 6-3. Device Master Settings (continued)

#### 6.2.2 Memory Protection Ranges

NOTE: In some cases the amount of physical memory in actual use may be less than the maximum amount of memory supported by the device. For example, the device may support a total of 512 Mbytes of SDRAM memory, but your design may only populate 128 Mbytes. In such cases, the unpopulated memory range must be protected in order to prevent unintended/disallowed aliased access to protected memory. One of the programmable address ranges could be used to detect accesses to this unpopulated memory.

The MPU divides its assigned memory into address ranges. Each MPU can support one fixed address range and multiple programmable address ranges. The fixed address range is configured to an exact address. The programmable address range allows software to program the start and end addresses.

Each address range has the following set of registers:

- Range start and end address registers (MPSAR and MPEAR): Specifies the starting and ending address of the address range.
- Memory protection page attribute register (MPPA): Use to program the permission settings of the address range.

It is allowed to configure ranges such that they overlap each other. In this case, all the overlapped ranges must allow the access, otherwise the access is not allowed. The final permissions given to the access are the lowest of each type of permission from any hit range.

Addresses not covered by a range are either allowed or disallowed based on the configuration of the MPU. The MPU can be configured for assumed allowed or assumed disallowed mode as dictated by the ASSUME ALLOWED bit in the configuration register (CONFIG).

#### 6.2.3 Permission Structures

The MPU defines a per-range permission structure with three permission fields in a 32-bit permission entry. Table 6-4 shows the structure of a permission entry.

18 17 31 21 20 19 16 Reserved Allowed IDs AID11 AID10 AID9 AID6 AID8 AID7 15 14 13 12 11 10 9 5 3 2 0 6 1 Allowed IDs Reserved Access Types UW UX AID5 AID4 AID3 AID2 AID0 SR SX AID1 AIX SW UR

Table 6-4. Permission Fields



www.ti.com Architecture

#### 6.2.3.1 Requestor-ID Based Access Controls

Each master on the device has an N-bit code associated with it that identifies it for privilege purposes. This privilege ID accompanies all memory accesses made on behalf of that master. That is, when a master triggers a memory access command, the privilege ID will be carried alongside the command.

Each memory protection range has an allowed ID (AID) field associated with it that indicates which requestors may access the given address range. The MPU maps the privilege IDs of all the possible requestors to bits in the allowed IDs field in the memory protection page attribute registers (MPPA).

- AID0 through AID11 are used to specify the allowed privilege IDs.
- An additional allowed ID bit, AIDX, captures access made by all privilege IDs not covered by AID0 through AID11.

When set to 1, the AID bit grants access to the corresponding ID. When cleared to 0, the AID bit denies access to the corresponding requestor.

#### 6.2.3.2 Request-Type Based Permissions

The memory protection model defines three fundamental functional access types: read, write, and execute. Read and write refer to data accesses -- accesses originating via the load/store units on the CPU or via a master peripheral. Execute refers to accesses associated with an instruction fetch.

The memory protection model allows controlling read, write, and execute permissions independently for both user and supervisor mode. This results in six permission bits, listed in Table 6-5. For each bit, a 1 permits the access type and a 0 denies access. For example, UX = 1 means that User Mode may execute from the given page. The memory protection unit allows you to specify all six of these bits separately; 64 different encodings are permitted altogether, although programs might not use all of them.

**Table 6-5. Request Type Access Controls** 

| Bit | Field | Description            |
|-----|-------|------------------------|
| 5   | SR    | Supervisor may read    |
| 4   | SW    | Supervisor may write   |
| 3   | SX    | Supervisor may execute |
| 2   | UR    | User may read          |
| 1   | UW    | User may write         |
| 0   | UX    | User may execute       |



Architecture www.ti.com

#### 6.2.4 Protection Check

During a memory access, the MPU checks if the address range of the input transfer overlaps one of the address ranges. When the input transfer address is within a range the transfer parameters are checked against the address range permissions.

The MPU first checks the transfers privilege ID against the AID settings. If the AID bit is 0, then the range will not be checked; if the AID bit is 1, then the transfer parameters are checked against the memory protection page attribute register (MPPA) values to detect an allowed access.

For non-debug accesses, the read, write, and execute permissions are also checked. There is a set of permissions for supervisor mode and a set for user mode. For supervisor mode accesses, the SR, SW, and SX bits are checked. For user mode accesses, the UR, UW, and UX bits are checked.

If the transfer address range does not match any address range then the transfer is either allowed or disallowed based on the configuration of the MPU. The MPU can be configured for assumed allowed or assumed disallowed mode as dictated by the ASSUME\_ALLOWED bit in the configuration register (CONFIG).

In the case that a transfer spans multiple address ranges, all the overlapped ranges must allow the access, otherwise the access is not allowed. The final permissions given to the access are the lowest of each type of permission from any hit range. Therefore, if a transfer matches 2 ranges, one that is RW and one that is RX, then the final permission is just R.

The MPU has a special mechanism for handling DSP L1/L2 cache controller read accesses, see for more details.

#### 6.2.5 DSP L1/L2 Cache Controller Accesses

A memory read access that originates from the DSP L1/L2 cache is treated differently to allow memory protection to be enforced by the DSP level. This is because a subsequent memory access that hits in the cache does not pass through the MPU. Instead the memory access is serviced directly by the L1/L2 memory controllers.

During a cache memory read, the permission settings stored in the memory protection page attribute registers (MPPA) are passed to the L1/L2 memory controllers along with the read data. The permissions settings returned by the MPU are taken from MPPA that covers the address range of the original request—only the SR, SW, SX, UR, UW, and UX bits are passed. If the request address is covered by multiple address ranges, then the returned value is the logical-AND of all MPPA permissions. If the transfer address range is not covered by an address range then the transfer is either allowed or disallowed based on the configuration of the MPU.

#### 6.2.6 MPU Register Protection

Access to the range start and end address registers (MPSAR and MPEAR) and memory protection page attribute registers (MPPA) is also protected. All non-debug writes must be by a supervisor entity. A protection fault can occur from a register write with invalid permissions and this triggers an interrupt just like a memory access.

Faults are not recorded (nor interrupts generated) for debug accesses.



www.ti.com Architecture

#### 6.2.7 Invalid Accesses and Exceptions

When a transfer fails the protection check, the MPU does not pass the transfer to the output bus. The MPU instead services the transfer locally to prevent a hang and returns a protection error to the requestor. The behavior of the MPU depends on whether the access was a read or a write:

- For a read: The MPU returns 0s, a permission value is 0 (no access allowed), a protection error status.
- For a write: The MPU receives all the write data and returns a protection error status.

The MPU captures system faults due to addressing or protection violations in its registers. The MPU can store the fault information for only one fault, so the first detected fault is recorded into the fault registers and an interrupt is generated. Software must use the fault clear register (FLTCLR) to clear the fault status so that another fault can be recorded. The MPU will not record another fault nor generate another interrupt until the existing fault has been cleared. Also, additional faults will be ignored. Faults are not recorded (no interrupts generated) for debug accesses.

#### 6.2.8 Reset Considerations

After reset, the memory protection page attribute registers (MPPA) default to 0. This disables all protection features.

#### 6.2.9 Interrupt Support

#### 6.2.9.1 Interrupt Events and Requests

The MPU generates two interrupts: an address error interrupt (MPU\_ADDR\_ERR\_INT) and a protection interrupt (MPU\_PROT\_ERR\_INT). The MPU\_ADDR\_ERR\_INT is generated when there is an addressing violation due to an access to a non-existent location in the MPU register space. The MPU\_PROT\_ERR\_INT interrupt is generated when there is a protection violation of either in the defined ranges or to the MPU registers.

The transfer parameters that caused the violation are saved in the MPU registers.

#### 6.2.9.2 Interrupt Multiplexing

The interrupts from both MPUs are combined with the boot configuration module into a single interrupt called MPU\_BOOTCFG\_ERR. The combined interrupt is routed to the ARM and DSP interrupt controllers. Table 6-6 shows the interrupt sources that are combined to make MPU\_BOOTCFG\_ERR.

| Interrupt         | Source                              |
|-------------------|-------------------------------------|
| MPU1_ADDR_ERR_INT | MPU1 address error interrupt        |
| MPU1_PROT_ERR_INT | MPU1 protection interrupt           |
| MPU2_ADDR_ERR_INT | MPU2 address error interrupt        |
| MPU2_PROT_ERR_INT | MPU2 protection interrupt           |
| BOOTCFG_ADDR_ERR  | Boot configuration address error    |
| BOOTCFG_PROT_ERR  | Boot configuration protection error |

Table 6-6. MPU\_BOOTCFG\_ERR Interrupt Sources

#### 6.2.10 Emulation Considerations

Memory and MPU registers are not protected against emulation accesses.



MPU Registers www.ti.com

#### 6.3 **MPU Registers**

There are two MPUs on the device. Each MPU contains a set of memory-mapped registers.

Table 6-7 lists the memory-mapped registers for the MPU1. Table 6-8 lists the memory-mapped registers for the MPU2.

Table 6-7. Memory Protection Unit 1 (MPU1) Registers

| Address    | Acronym     | Register Description                                            | Section          |
|------------|-------------|-----------------------------------------------------------------|------------------|
| 01E1 4000h | REVID       | Revision identification register                                | Section 6.3.1    |
| 01E1 4004h | CONFIG      | Configuration register                                          | Section 6.3.2    |
| 01E1 4010h | IRAWSTAT    | Interrupt raw status/set register                               | Section 6.3.3    |
| 01E1 4014h | IENSTAT     | Interrupt enable status/clear register                          | Section 6.3.4    |
| 01E1 4018h | IENSET      | Interrupt enable set register                                   | Section 6.3.5    |
| 01E1 401Ch | IENCLR      | Interrupt enable clear register                                 | Section 6.3.6    |
| 01E1 4200h | PROG1_MPSAR | Programmable range 1 start address register                     | Section 6.3.10.1 |
| 01E1 4204h | PROG1_MPEAR | Programmable range 1 end address register                       | Section 6.3.11.1 |
| 01E1 4208h | PROG1_MPPA  | Programmable range 1 memory protection page attributes register | Section 6.3.12   |
| 01E1 4210h | PROG2_MPSAR | Programmable range 2 start address register                     | Section 6.3.10.1 |
| 01E1 4214h | PROG2_MPEAR | Programmable range 2 end address register                       | Section 6.3.11.1 |
| 01E1 4218h | PROG2_MPPA  | Programmable range 2 memory protection page attributes register | Section 6.3.12   |
| 01E1 4220h | PROG3_MPSAR | Programmable range 3 start address register                     | Section 6.3.10.1 |
| 01E1 4224h | PROG3_MPEAR | Programmable range 3 end address register                       | Section 6.3.11.1 |
| 01E1 4228h | PROG3_MPPA  | Programmable range 3 memory protection page attributes register | Section 6.3.12   |
| 01E1 4230h | PROG4_MPSAR | Programmable range 4 start address register                     | Section 6.3.10.1 |
| 01E1 4234h | PROG4_MPEAR | Programmable range 4 end address register                       | Section 6.3.11.1 |
| 01E1 4238h | PROG4_MPPA  | Programmable range 4 memory protection page attributes register | Section 6.3.12   |
| 01E1 4240h | PROG5_MPSAR | Programmable range 5 start address register                     | Section 6.3.10.1 |
| 01E1 4244h | PROG5_MPEAR | Programmable range 5 end address register                       | Section 6.3.11.1 |
| 01E1 4248h | PROG5_MPPA  | Programmable range 5 memory protection page attributes register | Section 6.3.12   |
| 01E1 4250h | PROG6_MPSAR | Programmable range 6 start address register                     | Section 6.3.10.1 |
| 01E1 4254h | PROG6_MPEAR | Programmable range 6 end address register                       | Section 6.3.11.1 |
| 01E1 4258h | PROG6_MPPA  | Programmable range 6 memory protection page attributes register | Section 6.3.12   |
| 01E1 4300h | FLTADDRR    | Fault address register                                          | Section 6.3.13   |
| 01E1 4304h | FLTSTAT     | Fault status register                                           | Section 6.3.14   |
| 01E1 4308h | FLTCLR      | Fault clear register                                            | Section 6.3.15   |

Table 6-8. Memory Protection Unit 2 (MPU2) Registers

| Address    | Acronym     | Register Description                                   | Section          |
|------------|-------------|--------------------------------------------------------|------------------|
| 01E1 5000h | REVID       | Revision identification register                       | Section 6.3.1    |
| 01E1 5004h | CONFIG      | Configuration register                                 | Section 6.3.2    |
| 01E1 5010h | IRAWSTAT    | Interrupt raw status/set register                      | Section 6.3.3    |
| 01E1 5014h | IENSTAT     | Interrupt enable status/clear register                 | Section 6.3.4    |
| 01E1 5018h | IENSET      | Interrupt enable set register                          | Section 6.3.5    |
| 01E1 501Ch | IENCLR      | Interrupt enable clear register                        | Section 6.3.6    |
| 01E1 5100h | FXD_MPSAR   | Fixed range start address register                     | Section 6.3.7    |
| 01E1 5104h | FXD_MPEAR   | Fixed range end address register                       | Section 6.3.8    |
| 01E1 5108h | FXD_MPPA    | Fixed range memory protection page attributes register | Section 6.3.9    |
| 01E1 5200h | PROG1_MPSAR | Programmable range 1 start address register            | Section 6.3.10.2 |



## Table 6-8. Memory Protection Unit 2 (MPU2) Registers (continued)

| Address    | Acronym      | Register Description                                             | Section          |
|------------|--------------|------------------------------------------------------------------|------------------|
| 01E1 5204h | PROG1_MPEAR  | Programmable range 1 end address register                        | Section 6.3.11.2 |
| 01E1 5208h | PROG1_MPPA   | Programmable range 1 memory protection page attributes register  | Section 6.3.12   |
| 01E1 5210h | PROG2_MPSAR  | Programmable range 2 start address register                      | Section 6.3.10.2 |
| 01E1 5214h | PROG2_MPEAR  | Programmable range 2 end address register                        | Section 6.3.11.2 |
| 01E1 5218h | PROG2_MPPA   | Programmable range 2 memory protection page attributes register  | Section 6.3.12   |
| 01E1 5220h | PROG3_MPSAR  | Programmable range 3 start address register                      | Section 6.3.10.2 |
| 01E1 5224h | PROG3_MPEAR  | Programmable range 3 end address register                        | Section 6.3.11.2 |
| 01E1 5228h | PROG3_MPPA   | Programmable range 3 memory protection page attributes register  | Section 6.3.12   |
| 01E1 5230h | PROG4_MPSAR  | Programmable range 4 start address register                      | Section 6.3.10.2 |
| 01E1 5234h | PROG4_MPEAR  | Programmable range 4 end address register                        | Section 6.3.11.2 |
| 01E1 5238h | PROG4_MPPA   | Programmable range 4 memory protection page attributes register  | Section 6.3.12   |
| 01E1 5240h | PROG5_MPSAR  | Programmable range 5 start address register                      | Section 6.3.10.2 |
| 01E1 5244h | PROG5_MPEAR  | Programmable range 5 end address register                        | Section 6.3.11.2 |
| 01E1 5248h | PROG5_MPPA   | Programmable range 5 memory protection page attributes register  | Section 6.3.12   |
| 01E1 5250h | PROG6_MPSAR  | Programmable range 6 start address register                      | Section 6.3.10.2 |
| 01E1 5254h | PROG6_MPEAR  | Programmable range 6 end address register                        | Section 6.3.11.2 |
| 01E1 5258h | PROG6_MPPA   | Programmable range 6 memory protection page attributes register  | Section 6.3.12   |
| 01E1 5260h | PROG7_MPSAR  | Programmable range 7 start address register                      | Section 6.3.10.2 |
| 01E1 5274h | PROG7_MPEAR  | Programmable range 7 end address register                        | Section 6.3.11.2 |
| 01E1 5268h | PROG7_MPPA   | Programmable range 7 memory protection page attributes register  | Section 6.3.12   |
| 01E1 5270h | PROG8_MPSAR  | Programmable range 8 start address register                      | Section 6.3.10.2 |
| 01E1 5274h | PROG8_MPEAR  | Programmable range 8 end address register                        | Section 6.3.11.2 |
| 01E1 5278h | PROG8_MPPA   | Programmable range 8 memory protection page attributes register  | Section 6.3.12   |
| 01E1 5280h | PROG9_MPSAR  | Programmable range 9 start address register                      | Section 6.3.10.2 |
| 01E1 5284h | PROG9_MPEAR  | Programmable range 9 end address register                        | Section 6.3.11.2 |
| 01E1 5288h | PROG9_MPPA   | Programmable range 9 memory protection page attributes register  | Section 6.3.12   |
| 01E1 5290h | PROG10_MPSAR | Programmable range 10 start address register                     | Section 6.3.10.2 |
| 01E1 5294h | PROG10_MPEAR | Programmable range 10 end address register                       | Section 6.3.11.2 |
| 01E1 5298h | PROG10_MPPA  | Programmable range 10 memory protection page attributes register | Section 6.3.12   |
| 01E1 52A0h | PROG11_MPSAR | Programmable range 11 start address register                     | Section 6.3.10.2 |
| 01E1 52A4h | PROG11_MPEAR | Programmable range 11 end address register                       | Section 6.3.11.2 |
| 01E1 52A8h | PROG11_MPPA  | Programmable range 11 memory protection page attributes register | Section 6.3.12   |
| 01E1 52B0h | PROG12_MPSAR | Programmable range 12 start address register                     | Section 6.3.10.2 |
| 01E1 52B4h | PROG12_MPEAR | Programmable range 12 end address register                       | Section 6.3.11.2 |
| 01E1 52B8h | PROG12_MPPA  | Programmable range 12 memory protection page attributes register | Section 6.3.12   |
| 01E1 5300h | FLTADDRR     | Fault address register                                           | Section 6.3.13   |
| 01E1 5304h | FLTSTAT      | Fault status register                                            | Section 6.3.14   |
| 01E1 5308h | FLTCLR       | Fault clear register                                             | Section 6.3.15   |



MPU Registers www.ti.com

#### 6.3.1 Revision Identification Register (REVID)

The revision ID register (REVID) contains the MPU revision. The REVID is shown in Figure 6-2 and described in Table 6-9.

#### Figure 6-2. Revision ID Register (REVID)



LEGEND: R = Read only; -n = value after reset

#### Table 6-9. Revision ID Register (REVID) Field Descriptions

| Bit  | Field | Value      | Description             |
|------|-------|------------|-------------------------|
| 31-0 | REV   | 4E81 0101h | Revision ID of the MPU. |

#### 6.3.2 Configuration Register (CONFIG)

The configuration register (CONFIG) contains the configuration value of the MPU. The CONFIG is shown in Figure 6-3 and described in Table 6-10.

NOTE: Although the NUM\_AIDS bit defaults to 12 (Ch), not all AIDs may be supported on your device. Unsupported AIDs should be cleared to 0 in the memory page protection attributes registers (MPPA). See for a list of AIDs supported on your device.

#### Figure 6-3. Configuration Register (CONFIG)

| 31       |                    |                      | 24       | 23  |                                        | 20 | 19 | 16                                       | i   |  |  |
|----------|--------------------|----------------------|----------|-----|----------------------------------------|----|----|------------------------------------------|-----|--|--|
|          | ADDR_              | WIDTH                |          |     | NUM_FIXED                              |    |    | NUM_PROG                                 |     |  |  |
|          | R-0 <sup>(1)</sup> | or 6h <sup>(2)</sup> |          |     | R-0 <sup>(1)</sup> or 1 <sup>(2)</sup> |    |    | R-6h <sup>(1)</sup> or Ch <sup>(2)</sup> |     |  |  |
| 15       | 12                 | 11                   |          |     |                                        |    | 1  | 0                                        |     |  |  |
| NUM_AIDS |                    |                      | Reserved |     |                                        |    |    | ASSUME_ALLOWED                           |     |  |  |
| F        | R-Ch               |                      |          | R-0 |                                        |    |    |                                          | R-1 |  |  |

LEGEND: R = Read only; -n = value after reset

#### Table 6-10. Configuration Register (CONFIG) Field Descriptions

| Bit   | Field          | Value | Description                                                                                                                                                   |  |  |
|-------|----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 31-24 | ADDR_WIDTH     | 0-FFh | Address alignment (2 <sup>n</sup> KByte alignment) for range checking.                                                                                        |  |  |
| 23-20 | NUM_FIXED      | 0-Fh  | Number of fixed address ranges.                                                                                                                               |  |  |
| 19-16 | NUM_PROG       | 0-Fh  | Number of programmable address ranges.                                                                                                                        |  |  |
| 15-12 | NUM_AIDS       | 0-Fh  | Number of supported AIDs.                                                                                                                                     |  |  |
| 11-1  | Reserved       | 0     | Reserved                                                                                                                                                      |  |  |
| 0     | ASSUME_ALLOWED |       | Assume allowed. When an address is not covered by any MPU protection range, this bit determines whether the transfer is assumed to be allowed or not allowed. |  |  |
|       |                | 0     | Assume is disallowed.                                                                                                                                         |  |  |
|       |                | 1     | Assume is allowed.                                                                                                                                            |  |  |

For MPU1.

For MPU2.



#### 6.3.3 Interrupt Raw Status/Set Register (IRAWSTAT)

Reading the interrupt raw status/set register (IRAWSTAT) returns the status of all interrupts. Software can write to IRAWSTAT to manually set an interrupt; however, an interrupt is generated only if the interrupt is enabled in the interrupt enable set register (IENSET). Writes of 0 have no effect. The IRAWSTAT is shown in Figure 6-4 and described in Table 6-11.

Figure 6-4. Interrupt Raw Status/Set Register (IRAWSTAT)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 6-11. Interrupt Raw Status/Set Register (IRAWSTAT) Field Descriptions

| Bit  | Field    | Value | Description                                                                                                                            |
|------|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------|
| 31-2 | Reserved | 0     | Reserved                                                                                                                               |
| 1    | ADDRERR  |       | Address violation error. Reading this bit reflects the status of the interrupt. Writing 1 sets the status; writing 0 has no effect.    |
|      |          | 0     | Interrupt is not set.                                                                                                                  |
|      |          | 1     | Interrupt is set.                                                                                                                      |
| 0    | PROTERR  |       | Protection violation error. Reading this bit reflects the status of the interrupt. Writing 1 sets the status; writing 0 has no effect. |
|      |          | 0     | Interrupt is not set.                                                                                                                  |
|      |          | 1     | Interrupt is set.                                                                                                                      |



MPU Registers www.ti.com

#### 6.3.4 Interrupt Enable Status/Clear Register (IENSTAT)

Reading the interrupt enable status/clear register (IENSTAT) returns the status of only those interrupts that are enabled in the interrupt enable set register (IENSET). Software can write to IENSTAT to clear an interrupt; the interrupt is cleared from both IENSTAT and the interrupt raw status/set register (IRAWSTAT). Writes of 0 have no effect. The IENSTAT is shown in Figure 6-5 and described in Table 6-12.

Figure 6-5. Interrupt Enable Status/Clear Register (IENSTAT)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 6-12. Interrupt Enable Status/Clear Register (IENSTAT) Field Descriptions

| Bit  | Field    | Value | Description                                                                                                                                                                                                                   |
|------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-2 | Reserved | 0     | Reserved                                                                                                                                                                                                                      |
| 1    | ADDRERR  |       | Address violation error. If the interrupt is enabled, reading this bit reflects the status of the interrupt. If the interrupt is disabled, reading this bit returns 0. Writing 1 sets the status; writing 0 has no effect.    |
|      |          | 0     | Interrupt is not set.                                                                                                                                                                                                         |
|      |          | 1     | Interrupt is set.                                                                                                                                                                                                             |
| 0    | PROTERR  |       | Protection violation error. If the interrupt is enabled, reading this bit reflects the status of the interrupt. If the interrupt is disabled, reading this bit returns 0. Writing 1 sets the status; writing 0 has no effect. |
|      |          | 0     | Interrupt is not set.                                                                                                                                                                                                         |
|      |          | 1     | Interrupt is set.                                                                                                                                                                                                             |



#### 6.3.5 Interrupt Enable Set Register (IENSET)

Reading the interrupt enable set register (IENSET) returns the interrupts that are enabled. Software can write to IENSET to enable an interrupt. Writes of 0 have no effect. The IENSET is shown in Figure 6-6 and described in Table 6-13.

Figure 6-6. Interrupt Enable Set Register (IENSET)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 6-13. Interrupt Enable Set Register (IENSET) Field Descriptions

| Bit  | Field      | Value | Description                        |
|------|------------|-------|------------------------------------|
| 31-2 | Reserved   | 0     | Reserved                           |
| 1    | ADDRERR_EN |       | Address violation error enable.    |
|      |            | 0     | Writing 0 has no effect.           |
|      |            | 1     | Interrupt is enabled.              |
| 0    | PROTERR_EN |       | Protection violation error enable. |
|      |            | 0     | Writing 0 has no effect.           |
|      |            | 1     | Interrupt is enabled.              |

#### 6.3.6 Interrupt Enable Clear Register (IENCLR)

Reading the interrupt enable clear register (IENCLR) returns the interrupts that are enabled. Software can write to IENCLR to clear/disable an interrupt. Writes of 0 have no effect. The IENCLR is shown in Figure 6-7 and described in Table 6-14.

Figure 6-7. Interrupt Enable Clear Register (IENCLR)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 6-14. Interrupt Enable Clear Register (IENCLR) Field Descriptions

| Bit  | Field       | Value | Description                         |
|------|-------------|-------|-------------------------------------|
| 31-2 | Reserved    | 0     | Reserved                            |
| 1    | ADDRERR_CLR |       | Address violation error disable.    |
|      |             | 0     | Writing 0 has no effect.            |
|      |             | 1     | Interrupt is cleared/disabled.      |
| 0    | PROTERR_CLR |       | Protection violation error disable. |
|      |             | 0     | Writing 0 has no effect.            |
|      |             | 1     | Interrupt is cleared/disabled.      |



MPU Registers www.ti.com

#### 6.3.7 Fixed Range Start Address Register (FXD MPSAR)

The fixed range start address register (FXD\_MPSAR) holds the start address for the fixed range. The fixed address range manages access to the DDR2/mDDR SDRAM control registers (B000 0000h–B000 7FFFh). However, these addresses are *not* indicated in FXD\_MPSAR and the fixed range end address register (FXD\_MPEAR), which instead read as 0. The FXD\_MPSAR is shown in Figure 6-8.

Figure 6-8. Fixed Range Start Address Register (FXD\_MPSAR)



LEGEND: R = Read only; -n = value after reset

#### 6.3.8 Fixed Range End Address Register (FXD\_MPEAR)

The fixed range end address register (FXD\_MPEAR) holds the end address for the fixed range. The fixed address range manages access to the DDR2/mDDR SDRAM control registers (B000 0000h–B000 7FFFh). However, these addresses are *not* indicated in FXD\_MPEAR and the fixed range start address register (FXD\_MPSAR), which instead read as 0. The FXD\_MPEAR is shown in Figure 6-9.

Figure 6-9. Fixed Range End Address Register (FXD\_MPEAR)



LEGEND: R = Read only; -n = value after reset



### 6.3.9 Fixed Range Memory Protection Page Attributes Register (FXD\_MPPA)

The fixed range memory protection page attributes register (FXD\_MPPA) holds the permissions for the fixed region. This register is writeable by a supervisor entity only. The FXD\_MPPA is shown in Figure 6-10 and described in Table 6-15.

Figure 6-10. Fixed Range Memory Protection Page Attributes Register (FXD\_MPPA)

| 31    | 26                                                              |       |       |       |       |       |      |          | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
|-------|-----------------------------------------------------------------|-------|-------|-------|-------|-------|------|----------|-------|-------|-------|-------|-------|-------|-------|
|       | Reserved                                                        |       |       |       |       |       |      | Reserved |       |       | AID10 | AID9  | AID8  | AID7  | AID6  |
|       | R-0                                                             |       |       |       |       |       | R-   | ·Fh      |       | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
| 15    | 14                                                              | 13    | 12    | 11    | 10    | 9     | 8    | 7        | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| AID5  | AID4                                                            | AID3  | AID2  | AID1  | AID0  | AIDX  | Rsvd | Rsvd     | Rsvd  | SR    | SW    | SX    | UR    | UW    | UX    |
| R/W-1 | R/W-1                                                           | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R-0  | R/W-1    | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
| LEGEN | LEGEND: R/W = Read/Write: R = Read only: -n = value after reset |       |       |       |       |       |      |          |       |       |       |       |       |       |       |

Table 6-15. Fixed Range Memory Protection Page Attributes Register (FXD\_MPPA) Field Descriptions

| Bit   | Field        | Value | Description                              |  |  |  |  |
|-------|--------------|-------|------------------------------------------|--|--|--|--|
| 31-26 | Reserved     | 0     | eserved                                  |  |  |  |  |
| 25-22 | Reserved     | Fh    | eserved                                  |  |  |  |  |
| 21-10 | AID <i>n</i> |       | Controls access from ID = $n$ .          |  |  |  |  |
|       |              | 0     | Access is denied.                        |  |  |  |  |
|       |              | 1     | Access is granted.                       |  |  |  |  |
| 9     | AIDX         |       | Controls access from ID > 11.            |  |  |  |  |
|       |              | 0     | Access is denied.                        |  |  |  |  |
|       |              | 1     | Access is granted.                       |  |  |  |  |
| 8     | Reserved     | 0     | Reserved                                 |  |  |  |  |
| 7     | Reserved     | 1     | Reserved. This bit must be written as 1. |  |  |  |  |
| 6     | Reserved     | 1     | Reserved. This bit must be written as 1. |  |  |  |  |
| 5     | SR           |       | Supervisor Read permission.              |  |  |  |  |
|       |              | 0     | Access is denied.                        |  |  |  |  |
|       |              | 1     | Access is allowed.                       |  |  |  |  |
| 4     | SW           |       | Supervisor Write permission.             |  |  |  |  |
|       |              | 0     | Access is denied.                        |  |  |  |  |
|       |              | 1     | Access is allowed.                       |  |  |  |  |
| 3     | SX           |       | Supervisor Execute permission.           |  |  |  |  |
|       |              | 0     | Access is denied.                        |  |  |  |  |
|       |              | 1     | Access is allowed.                       |  |  |  |  |
| 2     | UR           |       | User Read permission.                    |  |  |  |  |
|       |              | 0     | Access is denied.                        |  |  |  |  |
|       |              | 1     | Access is allowed.                       |  |  |  |  |
| 1     | UW           |       | User Write permission.                   |  |  |  |  |
|       |              | 0     | Access is denied.                        |  |  |  |  |
|       |              | 1     | Access is allowed.                       |  |  |  |  |
| 0     | UX           |       | User Execute permission.                 |  |  |  |  |
|       |              | 0     | Access is denied.                        |  |  |  |  |
|       |              | 1     | Access is allowed.                       |  |  |  |  |



MPU Registers www.ti.com

#### 6.3.10 Programmable Range n Start Address Registers (PROGn MPSAR)

NOTE: In some cases the amount of physical memory in actual use may be less than the maximum amount of memory supported by the device. For example, the device may support a total of 512 Mbytes of SDRAM memory, but your design may only populate 128 Mbytes. In such cases, the unpopulated memory range must be protected in order to prevent unintended/disallowed aliased access to protected memory, especially memory. One of the programmable address ranges could be used to detect accesses to this unpopulated memory.

The programmable range *n* start address register (PROG*n*\_MPSAR) holds the start address for the range n. The PROGn MPSAR is writeable by a supervisor entity only.

The start address must be aligned on a page boundary. The size of the page depends on the MPU: the page size for MPU1 is 1 KBbyte; the page size for MPU2 is 64 KBytes. The size of the page determines the width of the address field in PROGn MPSAR and the programmable range n end address register (PROGn MPEAR). For example, to protect a 64-KB page starting at byte address 8001 0000h, write 8001 0000h to PROGn MPSAR and 8001 FFFFh to PROGn MPEAR.

#### 6.3.10.1 MPU1 Programmable Range n Start Address Register (PROG1 MPSAR-PROG6 MPSAR)

The PROG MPSAR for MPU1 is shown in Figure 6-11 and described in Table 6-16.

Figure 6-11. MPU1 Programmable Range n Start Address Register (PROGn MPSAR)

| 31           | 10 9     | ) |
|--------------|----------|---|
| START_ADDR   | Reserved |   |
| R/W-20 0000h | R-0      |   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 6-16. MPU1 Programmable Range n Start Address Register (PROGn MPSAR) Field Descriptions

| Bit   | Field      | Value                 | Description                 |
|-------|------------|-----------------------|-----------------------------|
| 31-10 | START_ADDR | 20 0000h-<br>20 007Fh | Start address for range N . |
| 9-0   | Reserved   | 0                     | Reserved                    |

#### 6.3.10.2 MPU2 Programmable Range n Start Address Register (PROG1 MPSAR-PROG12 MPSAR)

The PROG MPSAR for MPU2 is shown in Figure 6-12 and described in Table 6-17.

Figure 6-12. MPU2 Programmable Range n Start Address Register (PROGn\_MPSAR)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 6-17. MPU2 Programmable Range n Start Address Register (PROGn MPSAR) Field Descriptions

| Bit  | Field      | Value       | Description                |
|------|------------|-------------|----------------------------|
| 31-1 | START_ADDR | C000h-DFFFh | Start address for range N. |
| 15-  | Reserved   | 0           | Reserved                   |



#### 6.3.11 Programmable Range n End Address Registers (PROGn MPEAR)

The programmable range n end address register (PROGn\_MPEAR) holds the end address for the range n. This register is writeable by a supervisor entity only.

The end address must be aligned on a page boundary. The size of the page depends on the MPU: the page size for MPU1 is 1 KByte; the page size for MPU2 is 64 KBytes. The size of the page determines the width of the address field in the programmable range *n* start address register (PROG*n\_MPSAR*) and PROG*n\_MPEAR*. For example, to protect a 64-KB page starting at byte address 8001 0000h, write 8001 0000h to PROG*n\_MPSAR* and 8001 FFFFh to PROG*n\_MPEAR*.

#### **6.3.11.1** MPU1 Programmable Range *n* End Address Register (PROG1\_MPEAR-PROG6\_MPEAR)

The PROG MPEAR for MPU1 is shown in Figure 6-13 and described in Table 6-18.

Figure 6-13. MPU1 Programmable Range *n* End Address Register (PROG*n\_*MPEAR)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 6-18. MPU1 Programmable Range *n* End Address Register (PROG*n\_*MPEAR) Field Descriptions

| Bit   | Field    | Value                 | Description              |
|-------|----------|-----------------------|--------------------------|
| 31-10 | END_ADDR | 20 0000h-<br>20 007Fh | End address for range N. |
| 9-0   | Reserved | 3FFh                  | Reserved                 |

#### 6.3.11.2 MPU2 Programmable Range *n* End Address Register (PROG1\_MPEAR-PROG12\_MPEAR)

The PROG*n*\_MPEAR for MPU2 is shown in Figure 6-14 and described in Table 6-19.

#### Figure 6-14. MPU2 Programmable Range n End Address Register (PROGn MPEAR)

| 31 16     | 15 0     |
|-----------|----------|
| END_ADDR  | Reserved |
| R/W-DFFFh | R-FFFFh  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 6-19. MPU2 Programmable Range *n* End Address Register (PROG*n\_*MPEAR) Field Descriptions

| Bit   | Field    | Value       | Description                |
|-------|----------|-------------|----------------------------|
| 31-16 | END_ADDR | C000h-DFFFh | Start address for range N. |
| 15-0  | Reserved | FFFFh       | Reserved                   |



MPU Registers www.ti.com

#### 6.3.12 Programmable Range n Memory Protection Page Attributes Register (PROGn\_MPPA)

The programmable range n memory protection page attributes register (PROGn\_MPPA) holds the permissions for the region n. This register is writeable only by a supervisor entity. The PROGn\_MPPA is shown in Figure 6-15 and described in Table 6-20.

Figure 6-15. Programmable Range Memory Protection Page Attributes Register (PROG*n\_MPPA*)

| 31    |                                                                 |       |       |       | 26    | 25    |      |       | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
|-------|-----------------------------------------------------------------|-------|-------|-------|-------|-------|------|-------|-------|-------|-------|-------|-------|-------|-------|
|       | Reserved                                                        |       |       | AID11 | AID10 | AID9  | AID8 | AID7  | AID6  |       |       |       |       |       |       |
|       | R-0                                                             |       |       |       |       |       | R-   | Fh    |       | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 |
| 15    | 14                                                              | 13    | 12    | 11    | 10    | 9     | 8    | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| AID5  | AID4                                                            | AID3  | AID2  | AID1  | AID0  | AIDX  | Rsvd | Rsvd  | Rsvd  | SR    | SW    | SX    | UR    | UW    | UX    |
| R/W-1 | R/W-1                                                           | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R-0  | R/W-1 |
| LEGEN | LEGEND: R/W = Read/Write: R = Read only: -n = value after reset |       |       |       |       |       |      |       |       |       |       |       |       |       |       |

Table 6-20. Programmable Range Memory Protection Page Attributes Register (PROG*n\_MPPA*) Field Descriptions

| Bit   | Field        | Value | Description                              |
|-------|--------------|-------|------------------------------------------|
| 31-26 | Reserved     | 0     | Reserved                                 |
| 25-22 | Reserved     | Fh    | Reserved                                 |
| 21-10 | AID <i>n</i> |       | Controls access from ID = $n$ .          |
|       |              | 0     | Access is denied.                        |
|       |              | 1     | Access is granted.                       |
| 9     | AIDX         |       | Controls access from ID > 11.            |
|       |              | 0     | Access is denied.                        |
|       |              | 1     | Access is granted.                       |
| 8     | Reserved     | 0     | Reserved                                 |
| 7     | Reserved     | 1     | Reserved. This bit must be written as 1. |
| 6     | Reserved     | 1     | Reserved. This bit must be written as 1. |
| 5     | SR           |       | Supervisor Read permission.              |
|       |              | 0     | Access is denied.                        |
|       |              | 1     | Access is allowed.                       |
| 4     | SW           |       | Supervisor Write permission.             |
|       |              | 0     | Access is denied.                        |
|       |              | 1     | Access is allowed.                       |
| 3     | SX           |       | Supervisor Execute permission.           |
|       |              | 0     | Access is denied.                        |
|       |              | 1     | Access is allowed.                       |
| 2     | UR           |       | User Read permission.                    |
|       |              | 0     | Access is denied.                        |
|       |              | 1     | Access is allowed.                       |
| 1     | UW           |       | User Write permission.                   |
|       |              | 0     | Access is denied.                        |
|       |              | 1     | Access is allowed.                       |
| 0     | UX           |       | User Execute permission.                 |
|       |              | 0     | Access is denied.                        |
|       |              | 1     | Access is allowed.                       |



### 6.3.13 Fault Address Register (FLTADDRR)

The fault address register (FLTADDRR) holds the address of the first protection fault transfer. The FLTADDRR is shown in Figure 6-16 and described in Table 6-21.

Figure 6-16. Fault Address Register (FLTADDRR)



LEGEND: R = Read only; -n = value after reset

#### Table 6-21. Fault Address Register (FLTADDRR) Field Descriptions

| Bit  | Field   | Value        | Description              |
|------|---------|--------------|--------------------------|
| 31-0 | FLTADDR | 0-FFFF FFFFh | Memory address of fault. |

SPRUGM7D-April 2010 Memory Protection Unit (MPU) 65



MPU Registers www.ti.com

### 6.3.14 Fault Status Register (FLTSTAT)

The fault status register (FLTSTAT) holds the status and attributes of the first protection fault transfer. The FLTSTAT is shown in Figure 6-17 and described in Table 6-22.

Figure 6-17. Fault Status Register (FLTSTAT)



LEGEND: R = Read only; -n = value after reset

#### Table 6-22. Fault Status Register (FLTSTAT) Field Descriptions

| Bit   | Field    | Value   | Description                                                                                                          |  |  |  |
|-------|----------|---------|----------------------------------------------------------------------------------------------------------------------|--|--|--|
| 31-24 | Reserved | 0       | Reserved                                                                                                             |  |  |  |
| 23-16 | MSTID    | 0-FFh   | Master ID of fault transfer.                                                                                         |  |  |  |
| 15-13 | Reserved | 0       | served                                                                                                               |  |  |  |
| 12-9  | PRIVID   | 0-Fh    | Privilege ID of fault transfer.                                                                                      |  |  |  |
| 8-6   | Reserved | 0       | Reserved                                                                                                             |  |  |  |
| 5-0   | TYPE     | 0-3Fh   | Fault type. The TYPE bit field is cleared when a 1 is written to the CLEAR bit in the fault clear register (FLTCLR). |  |  |  |
|       |          | 0       | No fault.                                                                                                            |  |  |  |
|       |          | 1h      | User execute fault.                                                                                                  |  |  |  |
|       |          | 2h      | User write fault.                                                                                                    |  |  |  |
|       |          | 3h      | Reserved                                                                                                             |  |  |  |
|       |          | 4h      | User read fault.                                                                                                     |  |  |  |
|       |          | 5h-7h   | Reserved                                                                                                             |  |  |  |
|       |          | 8h      | Supervisor execute fault.                                                                                            |  |  |  |
|       |          | 9h-Fh   | Reserved                                                                                                             |  |  |  |
|       |          | 10h     | Supervisor write fault.                                                                                              |  |  |  |
|       |          | 11h     | Reserved                                                                                                             |  |  |  |
|       |          | 12h     | Relaxed cache write back fault.                                                                                      |  |  |  |
|       |          | 13h-1Fh | Reserved                                                                                                             |  |  |  |
|       |          | 20h     | Supervisor read fault.                                                                                               |  |  |  |
|       |          | 21h-3Eh | Reserved                                                                                                             |  |  |  |
|       |          | 3Fh     | Relaxed cache line fill fault.                                                                                       |  |  |  |



#### 6.3.15 Fault Clear Register (FLTCLR)

The fault clear register (FLTCLR) allows software to clear the current fault so that another can be captured in the fault status register (FLTSTAT) as well as produce an interrupt. Only the TYPE bit field in FLTSTAT is cleared when a 1 is written to the CLEAR bit. The FLTCLR is shown in Figure 6-18 and described in Table 6-23.

Figure 6-18. Fault Clear Register (FLTCLR)



LEGEND: R = Read only; W = Write only; -n = value after reset

#### Table 6-23. Fault Clear Register (FLTCLR) Field Descriptions

| Bit  | Field    | Value | Description                                                |  |  |  |
|------|----------|-------|------------------------------------------------------------|--|--|--|
| 31-1 | Reserved | 0     | Reserved                                                   |  |  |  |
| 0    | CLEAR    |       | mmand to clear the current fault. Writing 0 has no effect. |  |  |  |
|      |          | 0     | No effect.                                                 |  |  |  |
|      |          | 1     | Clear the current fault.                                   |  |  |  |



# **Device Clocking**

| Page |
|------|
| 70   |
| 72   |
| 73   |
|      |



Overview www.ti.com

#### 7.1 Overview

McASP0

This device requires two primary reference clocks:

- One reference clock is required for the phase-locked loop controllers (PLLCs)
- One reference clock is required for the real-time clock (RTC) module.

These reference clocks may be sourced from either a crystal input or by an external oscillator. For detailed specifications on clock frequency and voltage requirements, see the device-specific data manual.

In addition to the reference clocks required for the PLLCs and RTC module, some peripherals, such as the USB, may also require an input reference clock to be supplied. All possible input clocks are described in Table 7-1. The CPU and the majority of the device peripherals operate at fixed ratios of the primary system/CPU clock frequency, as listed in Table 7-2. However, there are two system clock domains that do not require a fixed ratio to the CPU, these are PLL0\_SYSCLK3 and PLL0\_SYSCLK7. Figure 7-1 shows the clocking architecture.

**Input Clock Signal Name** Peripheral Oscillator/PLL **OSCIN** RTC RTC\_XI **JTAG** TCK, RTCK **EMAC RMII** RMII\_MHZ\_50\_CLK EMAC MII MII\_TXCLK, MII\_RXCLK USB2.0 and USB1.1 USB\_REFCLKIN I2Cs I2Cn\_SCL **Timers** TM64Pn IN12 SATA SATA\_REFCLKP, SATA\_REFCLKN **SPIs** SPIn\_CLK uPP UPP\_CHn\_CLK **VPIF** VPIF\_CLKINn **McBSPs** CLKSn, CLKRn, CLKXn

**Table 7-1. Device Clock Inputs** 

Table 7-2. System Clock Domains

ACLKR, AHCLKR, ACLKX, AHCLKX

| CPU/Device Peripherals                                                                                                         | System Clock Domain                      | Fixed Ratio to CPU Clock Required? | Default Ratio to CPU Clock |
|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------|----------------------------|
| DSP                                                                                                                            | PLL0_SYSCLK1                             | Yes                                | 1:1                        |
| ARM RAM/ROM, DSP ports, Shared RAM, UARTO, EDMA, SPI0, MMC/SDs, VPIF, LCDC, SATA, uPP, DDR2/mDDR (bus ports), USB2.0, HPI, PRU | PLL0_SYSCLK2                             | Yes                                | 1:2                        |
| EMIFA                                                                                                                          | PLL0_SYSCLK3                             | No                                 | 1:3                        |
| System configuration (SYSCFG), GPIO, PLLCs, PSCs, I2C1, EMAC/MDIO, USB1.1, ARM INTC                                            | PLL0_SYSCLK4                             | Yes                                | 1:4                        |
| ARM                                                                                                                            | PLL0_SYSCLK6                             | Yes                                | 1:1                        |
| EMAC RMII clock                                                                                                                | PLL0_SYSCLK7                             | No                                 | 1:6                        |
| I2C0, Timer64P0/P1, RTC, USB2.0 PHY, McASP0 serial clock                                                                       | PLL0_AUXCLK                              | Not Applicable                     | Not Applicable             |
| DDR2/mDDR PHY                                                                                                                  | PLL1_SYSCLK1 or PLL1 direct clock output | Not Applicable                     | Not Applicable             |
| PLL0 input reference clock (not configured by default)                                                                         | PLL1_SYSCLK3                             | Not Applicable                     | Not Applicable             |
| ECAPs, UART1/2, Timer64P2/3, eHRPWMs, McBSPs, McASP0, SPI1                                                                     | ASYNC3                                   | Not Applicable                     | Not Applicable             |



www.ti.com Overview

PLL0 Multiplier Out -Div 4.5 EMIFA (C) SYSCLK3 (/3) **Shared RAM** SYSCLK6 (/1) ARM CFGCHIP3[EMA\_CLKSRC] ARM RAM/ROM SYSCLK1 (/1) DSP **EDMA ARM INTC** SYSCLK4 (/4) SPI0 System CFG MMC/SDs PLL0 **PSCs** Controller **LCDC I2C1** CLKSRC HPI USB1.1 USB2.0 (A) EMAC/MDIO (D) EXTCLKSRC SATA **GPIO** uPP (E) **I2C0** AUXCLK **UARTO** Timers0/1 **VPIF RTC** DDR2/mDDR (B) Ref CLK SYSCLK2 (/2) PRU SYSCLK2 (/2) PLL1 Timers2/3 CFGCHIP3[ASYNC3\_CLKSRC] Controller SYSCLK3 (/3) UART1/2 + Default Mux Selection McASP0 CLKSRC **McBSPs eHRPWMs eCAPs** SPI1

Figure 7-1. Overall Clocking Diagram

- A See Section 7.3.1 for USB clocking.
- B See Section 7.3.2 for DDR2/mDDR clocking.
- C See Section 7.3.3 for EMIFA clocking.
- D See Section 7.3.4 for EMAC clocking.
- E See Section 7.3.5 for uPP clocking.
- F See Section 7.3.6 for McASP clocking.

SPRUGM7D-April 2010 Device Clocking 71



Frequency Flexibility www.ti.com

#### 7.2 Frequency Flexibility

There are two PLLs on the device with similar architecture and behavior. Each PLL has two clocking modes:

- PLL Bypass that can serve as a power savings mode
- PLL Active where the PLL is enabled and multiplies the input clock up to the desired operating frequency

When the PLL is in Bypass mode, the reference clock supplied on OSCIN serves as the clock source from which all of the system clocks (SYSCLK1 to SYSCLK7) are derived. This means that when the PLL is in Bypass mode, the reference clock supplied on OSCIN passes directly to the system of PLLDIV blocks that creates each of the system clocks. For PLL0 only, the EXTCLKSRC bit in PLLCTL can be configured to use PLL1 SYSCLK3 as the Bypass mode reference clock.

When the PLL operates in Active mode, the PLL is enabled and the PLL multiplier setting is used to multiply the input clock frequency supplied on the OSCIN pin up to the desired frequency. It is this multiplied frequency that all system clocks are derived from in PLL Active mode.

The output of the PLL multiplier passes through a post divider (POSTDIV) block and then is applied to the system of PLLDIV blocks that creates each of the system clock domains (SYSCLK1 to SYSCLK7). Each SYSCLKn has a PLLDIVn block associated with it. See Chapter 8 for more details on the PLL.

The combination of the PLL multiplier, POSTDIV, and PLLDIV blocks provides flexibility in the frequencies that the system clock domains support. This flexibility does have limitations, as follows:

- OSCIN input frequency is limited to a supported range.
- The output of the PLL Multiplier must be within the range specified in the device-specific data manual.
- The output of each PLLDIV block must be less than or equal to the maximum device frequency specified in the device-specific data manual.

NOTE: The above limitations are provided here as an example and are used to illustrate the recommended configuration of the PLL controller. These limitations may vary based on core voltage and between devices. See the device-specific data manual for more details.

Table 7-3 shows examples of possible PLL multiplier settings, along with the available PLL post-divider modes. The PLL post-divider modes are defined by the value programmed in the RATIO field of the PLL post-divider control register (POSTDIV). For Div1, Div2, Div3, and Div4 modes, the RATIO field would be programmed to 0, 1, 2, and 3, respectively. The Div1, Div2, Div3, and Div4 modes are shown here as an example. Additional post-divider modes are supported and are documented in Chapter 8.

As shown in Table 7-3, the Div1 mode is not supported. The RATIO field in POSTDIV must always be programmed to a value greater than or equal to 1.

NOTE: PLL power consumption increases as the frequency of the output of the PLL multiplier increases. To decrease power consumption, the lowest PLL multiplier should be chosen that achieves the desired frequency. For example, if 200 MHz is the desired CPU operating frequency and the OSCIN frequency is 25 MHz; lower power consumption is achieved by choosing a PLL multiplier setting of 16 and Div2 mode instead of a PLL multiplier setting of 30 and Div3 mode, even though both of these modes would result in a CPU frequency of 200 MHz.



Peripheral Clocking www.ti.com

|   | Table 7-3. Example PLL Frequencies |                |                         |               |      |      |       |  |
|---|------------------------------------|----------------|-------------------------|---------------|------|------|-------|--|
| _ | OSCIN<br>Frequency                 | PLL Multiplier | Multiplier<br>Frequency | Div1          | Div2 | Div3 | Div4  |  |
|   | 20                                 | 30             | 600 MHz                 | Not Supported | 300  | 200  | 150   |  |
|   | 24                                 | 25             | 600 MHz                 | Not Supported | 300  | 200  | 150   |  |
|   | 25                                 | 24             | 600 MHz                 | Not Supported | 300  | 200  | 150   |  |
|   | 30                                 | 20             | 600 MHz                 | Not Supported | 300  | 200  | 150   |  |
|   | 20                                 | 25             | 500 MHz                 | Not Supported | 250  | 167  | 125   |  |
|   | 24                                 | 20             | 480 MHz                 | Not Supported | 240  | 160  | 120   |  |
|   | 25                                 | 18             | 450 MHz                 | Not Supported | 225  | 150  | 112.5 |  |
|   | 30                                 | 14             | 420 MHz                 | Not Supported | 210  | 140  | 105   |  |

Not Supported

200

133

100

Table 7.2 Example DLL Frequencies

#### 7.3 **Peripheral Clocking**

25

16

400 MHz

#### 7.3.1 USB Clocking

Figure 7-2 displays the clock connections for the USB2.0 module. The USB2.0 subsystem requires a reference clock for its internal PLL. This reference clock can be sourced from either the USB REFCLKIN pin or from the AUXCLK of the system PLL. The reference clock input to the USB2.0 subsystem is selected by programming the USB0PHYCLKMUX bit in the chip configuration 2 register (CFGCHIP2) of the System Configuration Module. The USB REFCLKIN source should be selected when it is not possible (such as when specific audio rates are required) to operate the device at one of the allowed input frequencies to the USB2.0 subsystem. The USB2.0 subsystem peripheral bus clock is sourced from PLL0 SYSCLK2.

The USB1.1 subsystem requires both a 48 MHz (CLK48) and a 12 MHz (CLK12) clock input. The 12 MHz clock is derived from the 48 MHz clock. The 48 MHz clock required by the USB1.1 subsystem can be sourced from either the USB\_REFCLKIN or from the 48 MHz clock provided by the USB2.0 PHY. The CLK48 source is selected by programming the USB1PHYCLKMUX bit in CFGCHIP2 of the System Configuration Module. The USB1.1 subsystem peripheral bus clock is sourced from PLL0 SYSCLK4. See Table 7-4.

NOTE: If the USB1.1 subsystem is used and the 48 MHz clock input is sourced from the USB2.0 PHY, then the USB2.0 must be configured to always generate the 48 MHz clock. The USB0PHY PLLON bit in CFGCHIP2 controls the USB2.0 PHY, allowing or preventing it from stopping the 48 MHz clock during USB SUSPEND. When the USB0PHY PLLON bit is set to 1, the USB2.0 PHY is prevented from stopping the 48 MHz clock during USB SUSPEND; when the USB0PHY\_PLLON bit is cleared to 0, the USB2.0 PHY is allowed to stop the 48 MHz clock during USB SUSPEND.

73 SPRUGM7D-April 2010 Device Clocking



Peripheral Clocking www.ti.com



Figure 7-2. USB Clocking Diagram

**Table 7-4. USB Clock Multiplexing Options** 

| CFGCHIP2.<br>USB0PHYCLKMUX<br>bit | CFGCHIP2.<br>USB1PHYCLKMUX<br>bit | USB2.0<br>Clock<br>Source | USB1.1<br>Clock<br>Source          | Additional Conditions                                                                                                                                                                           |
|-----------------------------------|-----------------------------------|---------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0                                 | 0                                 | USB_REFCLKIN              | CLK48MHz output<br>from USB2.0 PHY | USB_REFCLKIN must be 12, 24, 48, 19.2, 38.4, 13, 26, 20, or 40 MHz. The PLL inside the USB2.0 PHY can be configured to accept any of these input clock frequencies.                             |
| 0                                 | 1                                 | USB_REFCLKIN              | USB_REFCLKIN                       | USB_REFCLKIN must be 48 MHz. The PLL inside the USB2.0 PHY can be configured to accept this input clock frequency.                                                                              |
| 1                                 | 0                                 | PLL0_AUXCLK               | CLK48MHz output<br>from USB2.0 PHY | PLL0_AUXCLK must be 12, 24, 48, 19.2, 38.4, 13, 26, 20, or 40 MHz. The PLL inside the USB2.0 PHY can be configured to accept any of these input clock frequencies.                              |
| 1                                 | 1                                 | PLL0_AUXCLK               | USB_REFCLKIN                       | PLL0_AUXCLK must be 12, 24, 48, 19.2, 38.4, 13, 26, 20, or 40 MHz. The PLL inside the USB2.0 PHY can be configured to accept any of these input clock frequencies. USB_REFCLKIN must be 48 MHz. |



www.ti.com Peripheral Clocking

#### 7.3.2 DDR2/mDDR Memory Controller Clocking

The DDR2/mDDR memory controller requires two input clocks to source VCLK and 2X\_CLK (see Figure 7-3):

- VCLK is sourced from PLL0\_SYSCLK2/2 that clocks the command FIFO, write FIFO, and read FIFO of the DDR2/mDDR memory controller. From this, VCLK drives the interface to the peripheral bus.
- 2X CLK is sourced from PLL1 SYSCLK1.

2X\_CLK clock is again divided down by 2 in the DDR PHY controller to generate a clock called MCLK. The MCLK domain consists of the DDR2/mDDR memory controller state machine and memory-mapped registers. This clock domain is clocked at the rate of the external DDR2/mDDR memory, 2X CLK/2.

Table 7-5 shows example PLL register settings based on the OSCIN reference clock frequency of 25 MHz. From these example configurations, the following observations are made:

- To achieve the maximum frequency (150 MHz) supported by the DDR2/mDDR memory controller and the typical CPU frequency of 300 MHz, the output of the PLL multiplier should be set to be 300 MHz and the DDR\_CLK source should be set to PLL1\_SYSCLK1.
- The frequency of the PLL1 direct output clock is fixed at the output frequency of the PLL1 multiplier block.
- The PLLDIV1 block that sets the divider ratio for SYSCLK1 can be changed to achieve various clock frequencies.
- For certain PLL1 multiplier and PLL1 post-divider control register (POSTDIV) settings, a higher clock frequency can be achieved by selecting SYSCLK1 as the clock source for 2X\_CLK.

If the DDR2/mDDR memory controller is not in use and the DDR\_CLK and \overline{DDR\_CLK} are used in the application as a free running clock that could be used by an FPGA or for some other purpose, then 2X\_CLK should be used as the source for DDR\_CLK and \overline{DDR\_CLK} and VCLK should be gated off. This allows clock gating of the majority of the logic in the DDR2/mDDR memory controller via the LPSC while still providing a clock on the DDR\_CLK and \overline{DDR\_CLK}.

| NOTE: DDR_CLK and DDR_CLK are output clock signals. |
|-----------------------------------------------------|
|-----------------------------------------------------|

SPRUGM7D-April 2010 Device Clocking 75



Peripheral Clocking www.ti.com

Figure 7-3. DDR2/mDDR Memory Controller Clocking Diagram

On Chip



Table 7-5. DDR2/mDDR Memory Controller MCLK Frequencies

| OSCIN<br>Frequency | PLL1<br>Multiplier<br>Register<br>Setting | PLL1<br>Multiplier<br>Frequency | PLL1 Post<br>Divider Mode | PLL1<br>POSTDIV<br>Output<br>Frequency | PLL1<br>PLLDIV1<br>Register<br>Setting | PLL1_SYSCLK1 | MCLK    |
|--------------------|-------------------------------------------|---------------------------------|---------------------------|----------------------------------------|----------------------------------------|--------------|---------|
| 24                 | 18h                                       | 600 MHz                         | Div2                      | 300 MHz                                | 8000h                                  | 300 MHz      | 150 MHz |
| 24                 | 15h                                       | 528 MHz                         | Div2                      | 264 MHz                                | 8000h                                  | 264 MHz      | 132 MHz |
| 24                 | 14h                                       | 504 MHz                         | Div2                      | 252 MHz                                | 8000h                                  | 252 MHz      | 126 MHz |

<sup>(1)</sup> See Section 7.2 for explanation of POSTDIV divider modes.



www.ti.com Peripheral Clocking

#### 7.3.3 EMIFA Clocking

EMIFA requires a single input clock source. The EMIFA clock can be sourced from either PLL0\_SYSCLK3 or DIV4P5 (see Figure 7-4). The EMA\_CLKSRC bit in the chip configuration 3 register (CFGCHIP3) of the System Configuration Module controls whether PLL0\_SYSCLK3 or DIV4P5 is selected as the clock source for EMIFA.

Selecting the appropriate clock source for EMIFA is determined by the desired clock rate. Table 7-6 shows example PLL register settings and the resulting DIV4P5 and PLL0\_SYSCLK3 frequencies based on the OSCIN reference clock frequency of 25 MHz. From these example configurations, the following observations can be made:

- To achieve the maximum frequency (100 MHz) supported by EMIFA and the typical CPU frequency of 300 MHz, the output of the PLL multiplier should be set to 600 MHz and the EMA\_CLK source should be set to PLL0\_SYSCLK3 with the PLLDIV3 register set to 3.
- The frequency of the DIV4P5 clock is fixed at the output frequency of the PLL multiplier block divided by 4.5.
- The PLLDIV3 block that sets the divider ratio for PLL0\_SYSCLK3 can be changed to achieve various clock frequencies.



Figure 7-4. EMIFA Clocking Diagram

Table 7-6. EMIFA Frequencies

| OSCIN<br>Frequency | PLL Multiplier<br>Register<br>Setting | Multiplier<br>Frequency | Post Divider<br>Mode (1) | POSTDIV<br>Output<br>Frequency | DIV4P5                 | PLLDIV3<br>Register<br>Setting | PLL0_SYSCLK3 |
|--------------------|---------------------------------------|-------------------------|--------------------------|--------------------------------|------------------------|--------------------------------|--------------|
| 25                 | 24                                    | 600 MHz                 | Div2                     | 300 MHz                        | 133 MHz <sup>(2)</sup> | 2                              | 100 MHz      |
|                    |                                       |                         | Div3                     | 200 MHz                        | 133 MHz <sup>(2)</sup> | 2                              | 66.6 MHz     |
|                    |                                       |                         |                          |                                |                        | 1                              | 100 MHz      |
|                    |                                       |                         | Div4                     | 150 MHz                        | 133 MHz <sup>(2)</sup> | 1                              | 75 MHz       |
| 25                 | 18                                    | 450 MHz                 | Div2                     | 225 MHz                        | 100 MHz                | 3                              | 56.3 MHz     |
|                    |                                       |                         |                          |                                |                        | 2                              | 75 MHz       |
|                    |                                       |                         | Div3                     | 150 MHz                        | 100 MHz                | 1                              | 75 MHz       |
|                    |                                       |                         | Div4                     | 112.5 MHz                      | 100 MHz                | 1                              | 56.3 MHz     |
|                    |                                       |                         |                          |                                |                        | 0                              | 112.5 MHz    |
| 25                 | 16                                    | 400 MHz                 | Div2                     | 200 MHz                        | 89 MHz                 | 2                              | 66.6 MHz     |
|                    |                                       |                         |                          |                                |                        | 1                              | 100 MHz      |
|                    |                                       |                         | Div3                     | 133 MHz                        | 89 MHz                 | 1                              | 66.5 MHz     |
|                    |                                       |                         | Div4                     | 100 MHz                        | 89 MHz                 | 0                              | 100 MHz      |

<sup>(1)</sup> See Section 7.2 for explanation of POSTDIV divider modes.

SPRUGM7D-April 2010 Device Clocking 77

<sup>(2)</sup> The maximum frequency supported by EMIFA is 100 MHz. The 133 MHz is outside of the supported frequency range for EMIFA and, therefore, is not supported.



Peripheral Clocking www.ti.com

#### 7.3.4 EMAC Clocking

The EMAC module sources its peripheral bus interface reference clock from PLL0\_SYSCLK4 that is at a fixed ratio of the CPU clock. The external clock requirement for EMAC varies with the interface used. When the MII interface is active, the MII\_TXCLK and MII\_RXCLK signals must be provided from an external source. When the RMII interface is active, the RMII 50 MHz reference clock is sourced either from an external clock on the RMII\_MHZ\_50\_CLK pin or from PLL0\_SYSCLK7 (as shown in Figure 7-5). The PINMUX15\_3\_0 bits in the pin multiplexing control 15 register (PINMUX15) of the System Configuration Module control this clock selection:

- PINMUX15\_3\_0 = 0: enables sourcing of the 50 MHz reference clock from an external source on the RMII\_MHZ\_50\_CLK pin.
- PINMUX15\_3\_0 = 8h: enables sourcing of the 50 MHz reference clock from PLL0\_SYSCLK7. Also, PLL0 SYSCLK7 is driven out on the RMII MHZ 50 CLK pin.

Table 7-7 shows example PLL register settings and the resulting PLL0\_SYSCLK7 frequencies based on the OSCIN reference clock frequency of 25 MHz.



Figure 7-5. EMAC Clocking Diagram

**NOTE:** The SYSCLK7 output clock does not meet the RMII reference clock specification of 50MHz +/-50ppm.



www.ti.com Peripheral Clocking

# **Table 7-7. EMAC Reference Clock Frequencies**

| OSCIN<br>Frequency | PLL Multiplier<br>Register Setting | Multiplier<br>Frequency | Post Divider<br>Mode <sup>(1)</sup> | POSTDIV<br>Output<br>Frequency | PLLDIV7<br>Register<br>Setting | PLL0_SYSCLK7       |
|--------------------|------------------------------------|-------------------------|-------------------------------------|--------------------------------|--------------------------------|--------------------|
| 25                 | 24                                 | 600 MHz                 | Div2                                | 300 MHz                        | 5                              | 50 MHz             |
|                    |                                    |                         | Div3                                | 200 MHz                        | 3                              | 50 MHz             |
|                    |                                    |                         | Div4                                | 150 MHz                        | 2                              | 50 MHz             |
| 25                 | 18                                 | 450 MHz                 | Div2                                | 225 MHz                        |                                | Not Applicable (2) |
|                    |                                    |                         | Div3                                | 150 MHz                        | 2                              | 50 MHz             |
|                    |                                    |                         | Div4                                | 112.5 MHz                      |                                | Not Applicable (2) |

<sup>(1)</sup> See Section 7.2 for explanation of POSTDIV divider modes.

SPRUGM7D-April 2010 Device Clocking 79

<sup>(2)</sup> Certain PLL configurations do not support a 50 MHz clock on PLL0\_SYSCLK7.



Peripheral Clocking www.ti.com

#### 7.3.5 uPP Clocking

Figure 7-6 displays the clock connections for the uPP module. The uPP subsystem requires a module clock to drive its internal logic and a transmit clock to drive I/O signals in transmit mode. The module clock is always sourced by PLL0\_SYSCLK2. The transmit clock is sourced by three different clocks: PLL0\_SYSCLK2 (default), PLL1\_SYSCLK2, or the externally driven UPP\_2xTXCLK pin. The transmit clock source is selected by the UPP\_TX\_CLKSRC and ASYNC3\_CLKSRC bits in the chip configuration 3 register (CFGCHIP3) of the System Configuration Module. Table 7-8 lists the register values that select each of the three possible clock sources.

Regardless of the source, the uPP transmit clock speed cannot exceed the uPP module clock speed. The module clock speed must be greater than or equal to the transmit clock speed.



Figure 7-6. uPP Clocking Diagram

Table 7-8. uPP Transmit Clock Selection

| CFGCHIP3.UPP_TX_CLKSRC bit | CFGCHIP3.ASYNC3_CLKSRC bit | uPP Transmit Clock Source |
|----------------------------|----------------------------|---------------------------|
| 0                          | 0                          | PLL0_SYSCLK2              |
| 0                          | 1                          | PLL1_SYSCLK2              |
| 1                          | x                          | UPP_2xTXCLK pin           |



www.ti.com Peripheral Clocking

#### 7.3.6 McASP Clocking

As shown in Figure 7-7, the McASP peripheral requires multiple clock sources. Internally, the module clock is selected to be either PLL0\_SYSCLK2 or PLL1\_SYSCLK2 by configuring the ASYNC3\_CLKSRC bit in the chip configuration 3 register (CFGCHIP3) of the System Configuration Module.

The transmit and receive clocks are sourced internally or externally by configuring the McASP clock control registers ACLKRCTL, AHCLKRCTL, ACLKXCTL, and AHCLKXCTL. If an external clock is driven into a high-frequency master clock (AHCLKX or AHCLKR), the McASP module allows for a mixed clock mode where the associated lower frequency clock (ACLKX or ACLKR) can be derived from the high-frequency master clock through a programmable divider.

When the internal clock source option is selected, the transmit and receive clocks are derived from the PLL0\_AUXCLK clock through programmable dividers.



Figure 7-7. McASP Clocking Diagram

SPRUGM7D-April 2010 Device Clocking 81



Peripheral Clocking www.ti.com

#### 7.3.7 I/O Domains

The I/O domains refer to the frequencies of the peripherals that communicate through device pins. In many cases, there are frequency requirements for a peripheral pin interface that are set by an outside standard and must be met. It is not necessarily possible to obtain these frequencies from the on-chip clock generation circuitry, so the frequencies must be obtained from external sources and are asynchronous to the CPU frequency by definition.

The peripherals can be divided into the following groups, depending upon their clock requirements, as shown in Table 7-9.

**Table 7-9. Peripherals** 

| Peripheral Group  RTC  Operates off of a dedicated 32 kHz crystal oscillator.  Fixed-Frequency Peripherals  As the name suggests, fixed-frequency peripherals have a fixed-frequency. They are fed the AUXCLK directly from the oscillator input.  Synchronous Peripherals  Synchronous peripherals have their frequencies derived from the CPU clock frequency. The peripheral system clock frequency changes accordingly, if the PLL0 frequency changes. Most synchronous | within Group RTC Timer64P0/P1 I2C0  MMC/SDs HPI | Source of Peripheral Clock  — — — — —      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------|
| crystal oscillator.  Fixed-Frequency Peripherals  As the name suggests, fixed-frequency peripherals have a fixed-frequency. They are fed the AUXCLK directly from the oscillator input.  Synchronous Peripherals  Synchronous peripherals have their frequencies derived from the CPU clock frequency. The peripheral system clock frequency changes accordingly, if the PLL0 frequency                                                                                     | Timer64P0/P1 I2C0  MMC/SDs HPI                  |                                            |
| fixed-frequency peripherals have a fixed-frequency. They are fed the AUXCLK directly from the oscillator input.  Synchronous Peripherals  Synchronous peripherals have their frequencies derived from the CPU clock frequency. The peripheral system clock frequency changes accordingly, if the PLL0 frequency                                                                                                                                                             | I2C0  MMC/SDs  HPI                              |                                            |
| fixed-frequency. They are fed the AUXCLK directly from the oscillator input.  Synchronous Peripherals  Synchronous peripherals have their frequencies derived from the CPU clock frequency. The peripheral system clock frequency changes accordingly, if the PLL0 frequency                                                                                                                                                                                                | MMC/SDs<br>HPI                                  |                                            |
| frequencies derived from the CPU clock frequency. The peripheral system clock frequency changes accordingly, if the PLL0 frequency                                                                                                                                                                                                                                                                                                                                          | HPI                                             | DI LO 0)/0011/0                            |
| clock frequency. The peripheral<br>system clock frequency changes<br>accordingly, if the PLL0 frequency                                                                                                                                                                                                                                                                                                                                                                     |                                                 | PLL0_SYSCLK2                               |
| system clock frequency changes accordingly, if the PLL0 frequency                                                                                                                                                                                                                                                                                                                                                                                                           |                                                 | PLL0_SYSCLK2                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | UART0                                           | PLL0_SYSCLK2                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | LCDC                                            | PLL0_SYSCLK2                               |
| peripherals have internal dividers<br>so they can generate their required<br>clock frequencies.                                                                                                                                                                                                                                                                                                                                                                             | GPIO                                            | PLL0_SYSCLK4                               |
| Asynchronous Peripherals Asynchronous peripherals are not                                                                                                                                                                                                                                                                                                                                                                                                                   | eCAPs                                           | ASYNC3                                     |
| required to operate at a fixed ratio of the CPU clock.                                                                                                                                                                                                                                                                                                                                                                                                                      | eHRPWMs                                         | ASYNC3                                     |
| of the of o dook.                                                                                                                                                                                                                                                                                                                                                                                                                                                           | UART1/2                                         | ASYNC3                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Timer64P2/P3                                    | ASYNC3                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | EMIFA                                           | DIV_4P5 or PLL0_SYSCLK3                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SATA                                            | Peripheral Serial Clock                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | DDR2/mDDR                                       | PLL1_SYSCLK1 or<br>PLL1 Direct Output      |
| Synchronous/Asynchronous Peripherals Synchronous/asynchronous peripherals can be run with either                                                                                                                                                                                                                                                                                                                                                                            | McASP0                                          | ASYNC3 or<br>Peripheral Serial Clock       |
| internally generated synchronous clocks, or externally generated asynchronous clocks.                                                                                                                                                                                                                                                                                                                                                                                       | McBSPs                                          | ASYNC3 or<br>Peripheral Serial Clock       |
| adynamentate sites.                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SPI0                                            | PLL0_SYSCLK2 or<br>Peripheral Serial Clock |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SPI1                                            | ASYNC3 or<br>Peripheral Serial Clock       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I2C1                                            | PLL0_SYSCLK4 or<br>Peripheral Serial Clock |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | EMAC                                            | PLL0_SYSCLK4 or<br>RMII_MHZ_50_CLK         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | uPP                                             | PLL0_SYSCLK2 or<br>Peripheral Serial Clock |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | VPIF                                            | PLL0_SYSCLK2 or                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                 | Peripheral Serial Clock                    |



# Phase-Locked Loop Controller (PLLC)

| lopic |                 | Page |
|-------|-----------------|------|
|       |                 |      |
| 8.1   | Introduction    | 84   |
| 8.2   | PLL Controllers | 84   |
| 8.3   | PLLC Registers  | 89   |
|       | -               |      |



Introduction www.ti.com

#### 8.1 Introduction

This device has two phase-locked loop (PLL) controllers, PLLC0 and PLLC1. These PLL controllers provide clock signals to most of the components of the device through various clock dividers.

Both PLL0 and PLL1 provide the following:

- Glitch-free transitions when clock settings are changed
- · Domain clock alignment
- Clock gating
- PLL power-down

The clock outputs generated by the PLL controllers are:

- Domain clocks: PLL0\_SYSCLK[1-7] and PLL1\_SYSCLK[1-3]
- Auxiliary clock (PLL0\_AUXCLK) from the PLLC0 reference clock source

Dividers that can be used for the PLL controllers are:

Pre-PLL divider: PREDIV
Post-PLL divider: POSTDIV
SYSCLK divider: D1, ..., Dn

Various other control signals supported are:

- PLL multiplier: PLLM
- Software-programmable PLL bypass: PLLEN

#### 8.2 PLL Controllers

PLL0 and PLL1 share the same internal architecture so they also share the same approach for mode configuration.

PLL0 provides the primary system clock to the device. PLL0 operations are software programmable through the PLL controller 0 (PLLC0) registers.

PLL1 provides the reference clocks to various peripherals (including DDR2/mDDR) and may generate clocks that are asynchronous to the PLL0 clocks. PLL1 operations are software programmable through the PLL controller 1 (PLLC1) registers.

Figure 8-1 shows the PLLC0 and PLLC1 architecture.

The PLL0 and PLL1 multipliers are controlled by their respective PLL multiplier control register (PLLM). The PLLM defaults to a multiplier value of 13h at power-up, which results in a PLL multiplier of 20x. The PLL0 and PLL1 output clocks may be divided-down for slower device operation using the PLL post-divider control register (POSTDIV). The POSTDIV has a default value of /2, but may be modified through software (using the RATIO field in POSTDIV) to achieve lower device operation frequencies. The default PLLM and POSTDIV settings produce a 300-MHz PLL output clock when given a 30-MHz clock source.

At power-up, PLL0 and PLL1 are powered-down/disabled and must be powered-up by software through the PLLPWRDN bit in their respective PLL control register (PLLCTL). Before each PLL completes the power-up and frequency-lock sequence, the system operates in bypass mode by default and the system clock (OSCIN) is provided directly from an input reference clock (square wave or internal oscillator) selected by the CLKMODE bit in PLLCTL. After the power-up and frequency-lock sequences are complete, software can switch the device to PLL mode operation (set the PLLEN bit in PLLCTL to 1).

The PLL controller registers are listed in Section 8.3.



www.ti.com PLL Controllers

Figure 8-1. PLLC Structure





PLL Controllers www.ti.com

#### 8.2.1 Device Clock Generation

The PLL controllers (PLLC0 and PLLC1) manage the clock ratios, alignment, and gating for the device system clocks. Various PLL mode attributes such as pre-division, multiplier, and post-division are software programmable through the PLL controller registers. Additionally, the reset controller in PLLC0 manages reset propagation through the device, clock alignment, and test points.

The PLLOUT stage in PLLC0 and PLLC1 is capable of providing frequencies greater than what the SYSCLK dividers can handle. The POSTDIV stage should be programmed to keep the input to the SYSCLK dividers within operating limits. See the device datasheet for the maximum operating frequencies.

PLLC0 and PLLC1 generate several clocks for use by the various processors and modules. These reference clocks are summarized in Table 8-1. Some output clock dividers require fixed values so that clock ratios between various device components are maintained regardless of PLL or bypass frequency.

Table 8-1. System PLLC Output Clocks

| Output Clock                | Used by                                                                                                                        | Default Ratio (relative to PLLn_SYSCLK1) | Fixed Clock<br>Ratio |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------|
|                             | PLLC0 <sup>(1)</sup>                                                                                                           |                                          |                      |
| PLL0_SYSCLK1                | DSP                                                                                                                            | /1                                       | Yes                  |
| PLL0_SYSCLK2                | ARM RAM/ROM, DSP ports, Shared RAM, UART0, EDMA, SPI0, MMC/SDs, VPIF, LCDC, SATA, uPP, DDR2/mDDR (bus ports), USB2.0, HPI, PRU | /2                                       | Yes                  |
| PLL0_SYSCLK3 <sup>(2)</sup> | EMIFA                                                                                                                          | /3                                       | No                   |
| PLL0_SYSCLK4                | System configuration (SYSCFG), GPIO, PLLCs, PSCs, I2C1, EMAC/MDIO, USB1.1, ARM INTC                                            | /4                                       | Yes                  |
| PLL0_SYSCLK5                | Not used                                                                                                                       | /3                                       | No                   |
| PLL0_SYSCLK6                | ARM                                                                                                                            | /1                                       | Yes                  |
| PLL0_SYSCLK7                | EMAC RMII clock                                                                                                                | /6                                       | No                   |
| PLL0_AUXCLK                 | I2C0, Timer64P0/P1, RTC, USB2.0 PHY, McASP0 serial clock                                                                       | PLL bypass clock                         | No                   |
| PLL0_OBSCLK                 | Observation clock (OBSCLK) source                                                                                              | Pin configurable                         | No                   |
|                             | PLLC1                                                                                                                          |                                          |                      |
| PLL1_SYSCLK1                | DDR2/mDDR PHY                                                                                                                  | /1 or disabled                           | No                   |
| PLL1_SYSCLK2 <sup>(3)</sup> | ECAPs, UART1/2, Timer64P2/3, eHRPWMs, McBSPs, McASP0, SPI1 (all these modules use PLL0_SYSCLK2 by default)                     | /2 or disabled                           | No                   |
| PLL1_SYSCLK3 <sup>(4)</sup> | PLL0 input reference clock (not configured by default)                                                                         | /3 or disabled                           | No                   |

<sup>(1)</sup> The divide values in PLLC0 for PLL0\_SYSCLK1/PLL0\_SYSCLK6, PLL0\_SYSCLK2, and PLL0\_SYSCLK4 can be changed for power savings, but the device must maintain the 1:2:4 clock ratios between the clock domains.

PLLC0 supports an additional post-divider value of /4.5 that can be used for EMIFA clock generation. When this /4.5 value is used, the resulting clock will not have a 50% duty cycle. Instead, the duty cycle will be 44.4%. The EMIFA uses PLL0\_SYSCLK3 by default, but can be configured to use a /4.5 divide-down of PLL0\_PLLOUT instead of PLL0\_SYSCLK3 by programming the EMA\_CLKSRC and DIV45PENA bits in the chip configuration 3 register (CFGCHIP3) of the system configuration (SYSCFG) module.

<sup>(3)</sup> The ASYNC3 modules use PLL0\_SYSCLK2 by default, but all these modules can be configured as a group to use PLL1\_SYSCLK2 by programming the ASYNC3\_CLKSRC bit in the chip configuration 3 register (CFGCHIP3) of the system configuration (SYSCFG) module.

<sup>(4)</sup> The PLL0 input clock source can be configured to use PLL1\_SYSCLK3 instead of OSCIN/CLKIN by programming the EXTCLKSRC bit in the PLLC0 PLL control register (PLLCTL). The PLL1 input clock source will also be OSCIN/CLKIN.



www.ti.com PLL Controllers

#### 8.2.2 Steps for Programming the PLLs

Note that there is a lock mechanism implemented to protect the PLL controller registers. See Section 8.2.2.1 for information on unlocking the PLL controller registers.

Refer to the appropriate subsection on how to program the PLL clocks:

- If the PLL is powered down (PLLPWRDN bit in PLLCTL is set to 1), follow the full PLL initialization procedure in Section 8.2.2.2.
- If the PLL is not powered down (PLLPWRDN bit in PLLCTL is cleared to 0), follow the sequence in Section 8.2.2.3 to change the PLL multiplier.
- If the PLL is already running at a desired multiplier and only the SYSCLK dividers will be updated, follow the sequence in Section 8.2.2.4.

Note that the PLLs are powered down after any of the following device-level global resets are asserted:

- Power-on Reset (POR)
- Warm Reset (RESET)
- Max Reset

#### 8.2.2.1 Locking/Unlocking PLL Register Access

A lock mechanism is implemented on the device to prevent inadvertent writes to the PLL controller registers. This provides protection from stopping modules when the module clocks are disabled. For example, the watchdog timer that runs on the PLL0\_AUXCLK will stop if this PLL clock is unintentionally disabled.

The PLL lock bits are located within the system configuration (SYSCFG) module:

- When set, the PLL\_MASTER\_LOCK bit in the chip configuration 0 register (CFGCHIP0) locks PLLC0.
- When set, the PLL1\_MASTER\_LOCK bit in the chip configuration 3 register (CFGCHIP3) locks PLLC1.

Because the SYSCFG module has its own lock mechanism, the SYSCFG module must be unlocked first by writing to the KICK0R and KICK1R registers before the PLL lock bits can be cleared. Like the KICK registers, the PLL lock bits can only be modified while in a privileged mode. See Chapter 11 for information on privilege type and the KICK0R and KICK1R registers.

**NOTE:** The PLL\_MASTER\_LOCK bit in CFGCHIP0 and the PLL1\_MASTER\_LOCK bit in CFGCHIP3 default to unlocked after reset, so the following procedure is only required if the PLLs have been locked (set to 1).

To modify the PLL controller registers, use the following sequence:

- 1. Write the correct key values to KICK0R and KICK1R registers.
- Clear the PLL\_MASTER\_LOCK bit in CFGCHIP0 and/or the PLL1\_MASTER\_LOCK bit in CFGCHIP3, as required.
- 3. Configure the desired PLL controller register values.
- Set the PLL\_MASTER\_LOCK bit in CFGCHIP0 and/or the PLL1\_MASTER\_LOCK bit in CFGCHIP3, as required.
- 5. Write an incorrect key value to the KICK0R and KICK1R registers.



PLL Controllers www.ti.com

#### 8.2.2.2 Initializing PLL Mode from PLL Power Down

If the PLL is powered down (PLLPWRDN bit in PLLCTL is set to 1), perform the following procedure to initialize the PLL:

- 1. Program the CLKMODE bit in PLLC0 PLLCTL.
- 2. Switch the PLL to bypass mode:
  - (a) Clear the PLLENSRC bit in PLLCTL to 0 (allows PLLEN bit to take effect).
  - (b) For PLL0 only, select the clock source by programming the EXTCLKSRC bit in PLLCTL.
  - (c) Clear the PLLEN bit in PLLCTL to 0 (PLL in bypass mode).
  - (d) Wait for 4 OSCIN cycles to ensure that the PLLC has switched to bypass mode.
- 3. Clear the PLLRST bit in PLLCTL to 0 (resets PLL).
- 4. Clear the PLLPWRDN bit in PLLCTL to 0 (brings PLL out of power-down mode).
- 5. Program the desired multiplier value in PLLM. Program the POSTDIV, as needed.
- 6. If desired, program PLLDIV*n* registers to change the SYSCLK*n* divide values:
  - (a) Wait for the GOSTAT bit in PLLSTAT to clear to 0 (indicates that no operation is currently in progress).
  - (b) Program the RATIO field in PLLDIV*n*.
  - (c) Set the GOSET bit in PLLCMD to 1 (initiates a new divider transition).
  - (d) Wait for the GOSTAT bit in PLLSTAT to clear to 0 (completion of divider change).
- 7. Set the PLLRST bit in PLLCTL to 1 (brings PLL out of reset).
- 8. Wait for the PLL to lock. See the device-specific data manual for PLL lock time.
- 9. Set the PLLEN bit in PLLCTL to 1 (removes PLL from bypass mode).

#### 8.2.2.3 Changing PLL Multiplier

If the PLL is not powered down (PLLPWRDN bit in PLLCTL is cleared to 0), perform the following procedure to change the PLL multiplier:

- 1. Switch the PLL to bypass mode:
  - (a) Clear the PLLENSRC bit in PLLCTL to 0 (allows PLLEN bit to take effect).
  - (b) For PLL0 only, select the clock source by programming the EXTCLKSRC bit in PLLCTL.
  - (c) Clear the PLLEN bit in PLLCTL to 0 (PLL in bypass mode).
  - (d) Wait for 4 OSCIN cycles to ensure that the PLLC has switched to bypass mode.
- 2. Clear the PLLRST bit in PLLCTL to 0 (resets PLL).
- 3. Program the desired multiplier value in PLLM. Program the POSTDIV, as needed.
- 4. If desired, program PLLDIV*n* registers to change the SYSCLK*n* divide values:
  - (a) Wait for the GOSTAT bit in PLLSTAT to clear to 0 (indicates that no operation is currently in progress).
  - (b) Program the RATIO field in PLLDIV*n*.
  - (c) Set the GOSET bit in PLLCMD to 1 (initiates a new divider transition).
  - (d) Wait for the GOSTAT bit in PLLSTAT to clear to 0 (completion of divider change).
- 5. Set the PLLRST bit in PLLCTL to 1 (brings PLL out of reset).
- 6. Wait for the PLL to lock. See the device-specific data manual for PLL lock time.
- 7. Set the PLLEN bit in PLLCTL to 1 (removes PLL from bypass mode).



#### 8.2.2.4 Changing SYSCLK Dividers

If the PLL is already operating at the desired multiplier mode, perform the following procedure to change the SYSCLK divider values:

- 1. Wait for the GOSTAT bit in PLLSTAT to clear to 0 (indicates that no operation is currently in progress).
- 2. Program the RATIO field in PLLDIV*n*.
- 3. Set the GOSET bit in PLLCMD to 1 (initiates a new divider transition).
- 4. Wait for the GOSTAT bit in PLLSTAT to clear to 0 (completion of divider change).

#### 8.3 **PLLC Registers**

Table 8-2 lists the memory-mapped registers for the PLLC0 and Table 8-3 lists the memory-mapped registers for the PLLC1.

Table 8-2. PLL Controller 0 (PLLC0) Registers

| Address    | Acronym | Register Description                           | Section        |
|------------|---------|------------------------------------------------|----------------|
| 01C1 1000h | REVID   | PLLC0 Revision Identification Register         | Section 8.3.1  |
| 01C1 10E4h | RSTYPE  | PLLC0 Reset Type Status Register               | Section 8.3.3  |
| 01C1 1100h | PLLCTL  | PLLC0 Control Register                         | Section 8.3.4  |
| 01C1 1104h | OCSEL   | PLLC0 OBSCLK Select Register                   | Section 8.3.6  |
| 01C1 1110h | PLLM    | PLLC0 PLL Multiplier Control Register          | Section 8.3.8  |
| 01C1 1114h | PREDIV  | PLLC0 Pre-Divider Control Register             | Section 8.3.9  |
| 01C1 1118h | PLLDIV1 | PLLC0 Divider 1 Register                       | Section 8.3.10 |
| 01C1 111Ch | PLLDIV2 | PLLC0 Divider 2 Register                       | Section 8.3.12 |
| 01C1 1120h | PLLDIV3 | PLLC0 Divider 3 Register                       | Section 8.3.14 |
| 01C1 1124h | OSCDIV  | PLLC0 Oscillator Divider 1 Register            | Section 8.3.20 |
| 01C1 1128h | POSTDIV | PLLC0 PLL Post-Divider Control Register        | Section 8.3.22 |
| 01C1 1138h | PLLCMD  | PLLC0 PLL Controller Command Register          | Section 8.3.23 |
| 01C1 113Ch | PLLSTAT | PLLC0 PLL Controller Status Register           | Section 8.3.24 |
| 01C1 1140h | ALNCTL  | PLLC0 Clock Align Control Register             | Section 8.3.25 |
| 01C1 1144h | DCHANGE | PLLC0 PLLDIV Ratio Change Status Register      | Section 8.3.27 |
| 01C1 1148h | CKEN    | PLLC0 Clock Enable Control Register            | Section 8.3.29 |
| 01C1 114Ch | CKSTAT  | PLLC0 Clock Status Register                    | Section 8.3.30 |
| 01C1 1150h | SYSTAT  | PLLC0 SYSCLK Status Register                   | Section 8.3.31 |
| 01C1 1160h | PLLDIV4 | PLLC0 Divider 4 Register                       | Section 8.3.16 |
| 01C1 1164h | PLLDIV5 | PLLC0 Divider 5 Register                       | Section 8.3.17 |
| 01C1 1168h | PLLDIV6 | PLLC0 Divider 6 Register                       | Section 8.3.18 |
| 01C1 116Ch | PLLDIV7 | PLLC0 Divider 7 Register                       | Section 8.3.19 |
| 01C1 11F0h | EMUCNT0 | PLLC0 Emulation Performance Counter 0 Register | Section 8.3.33 |
| 01C1 11F4h | EMUCNT1 | PLLC0 Emulation Performance Counter 1 Register | Section 8.3.34 |



Table 8-3. PLL Controller 1 (PLLC1) Registers

| Address    | Acronym | Register Description                           | Section        |
|------------|---------|------------------------------------------------|----------------|
| 01E1 A000h | REVID   | PLLC1 Revision Identification Register         | Section 8.3.2  |
| 01E1 A100h | PLLCTL  | PLLC1 Control Register                         | Section 8.3.5  |
| 01E1 A104h | OCSEL   | PLLC1 OBSCLK Select Register                   | Section 8.3.7  |
| 01E1 A110h | PLLM    | PLLC1 PLL Multiplier Control Register          | Section 8.3.8  |
| 01E1 A118h | PLLDIV1 | PLLC1 Divider 1 Register                       | Section 8.3.11 |
| 01E1 A11Ch | PLLDIV2 | PLLC1 Divider 2 Register                       | Section 8.3.13 |
| 01E1 A120h | PLLDIV3 | PLLC1 Divider 3 Register                       | Section 8.3.15 |
| 01E1 A124h | OSCDIV  | PLLC1 Oscillator Divider 1 Register            | Section 8.3.21 |
| 01E1 A128h | POSTDIV | PLLC1 PLL Post-Divider Control Register        | Section 8.3.22 |
| 01E1 A138h | PLLCMD  | PLLC1 PLL Controller Command Register          | Section 8.3.23 |
| 01E1 A13Ch | PLLSTAT | PLLC1 PLL Controller Status Register           | Section 8.3.24 |
| 01E1 A140h | ALNCTL  | PLLC1 Clock Align Control Register             | Section 8.3.26 |
| 01E1 A144h | DCHANGE | PLLC1 PLLDIV Ratio Change Status Register      | Section 8.3.28 |
| 01E1 A150h | SYSTAT  | PLLC1 SYSCLK Status Register                   | Section 8.3.32 |
| 01E1 A1F0h | EMUCNT0 | PLLC1 Emulation Performance Counter 0 Register | Section 8.3.33 |
| 01E1 A1F4h | EMUCNT1 | PLLC1 Emulation Performance Counter 1 Register | Section 8.3.34 |

# 8.3.1 PLLC0 Revision Identification Register (REVID)

The PLLC0 revision identification register (REVID) is shown in Figure 8-2 and described in Table 8-4.

Figure 8-2. PLLC0 Revision Identification Register (REVID)



LEGEND: R = Read only; -n = value after reset

Table 8-4. PLLC0 Revision Identification Register (REVID) Field Descriptions

| Bit  | Field | Value      | Description                       |
|------|-------|------------|-----------------------------------|
| 31-0 | REV   | 4481 3C00h | Peripheral revision ID for PLLC0. |



#### 8.3.2 PLLC1 Revision Identification Register (REVID)

The PLLC1 revision identification register (REVID) is shown in Figure 8-3 and described in Table 8-5.

#### Figure 8-3. PLLC1 Revision Identification Register (REVID)



LEGEND: R = Read only; -n = value after reset

#### Table 8-5. PLLC1 Revision Identification Register (REVID) Field Descriptions

| Bit  | Field | Value      | Description                       |
|------|-------|------------|-----------------------------------|
| 31-0 | REV   | 4481 4400h | Peripheral revision ID for PLLC1. |

#### 8.3.3 Reset Type Status Register (RSTYPE)

The reset type status register (RSTYPE) latches the cause of the last reset. If multiple reset sources are asserted simultaneously, RSTYPE records the reset source that deasserts last. If multiple reset sources are asserted and deasserted simultaneously, RSTYPE latches the highest priority reset source. RSTYPE is shown in Figure 8-4 and described in Table 8-6.

#### Figure 8-4. Reset Type Status Register (RSTYPE)



LEGEND: R = Read only; -n = value after reset

#### Table 8-6. Reset Type Status Register (RSTYPE) Field Descriptions

| Bit  | Field    | Value | Description                                           |
|------|----------|-------|-------------------------------------------------------|
| 31-3 | Reserved | 0     | Reserved                                              |
| 2    | PLLSWRST |       | PLL software reset.                                   |
|      |          | 0     | PLL soft reset was not the last reset to occur.       |
|      |          | 1     | PLL soft was the last reset to occur.                 |
| 1    | XWRST    |       | External warm reset.                                  |
|      |          | 0     | External warm reset was not the last reset to occur.  |
|      |          | 1     | External warm reset was the last reset to occur.      |
| 0    | POR      |       | Power on reset.                                       |
|      |          | 0     | Power On Reset (POR) was not the last reset to occur. |
|      |          | 1     | Power On Reset (POR) was the last reset to occur.     |



#### 8.3.4 PLLC0 Control Register (PLLCTL)

The PLLC0 control register (PLLCTL) is shown in Figure 8-5 and described in Table 8-7.

Figure 8-5. PLLC0 Control Register (PLLCTL)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-7. PLLC0 Control Register (PLLCTL) Field Descriptions

| Bit   | Field     | Value | Description                                                         |
|-------|-----------|-------|---------------------------------------------------------------------|
| 31-10 | Reserved  | 0     | Reserved                                                            |
| 9     | EXTCLKSRC |       | External clock source selection.                                    |
|       |           | 0     | Use OSCIN for the PLL bypass clock.                                 |
|       |           | 1     | Use PLL1_SYSCLK3 for the PLL bypass clock.                          |
| 8     | CLKMODE   |       | Reference clock selection.                                          |
|       |           | 0     | Internal oscillator (crystal)                                       |
|       |           | 1     | Square wave                                                         |
| 7-6   | Reserved  | 1     | Reserved                                                            |
| 5     | PLLENSRC  | 0     | This bit must be cleared before the PLLEN bit will have any effect. |
| 4     | Reserved  | 1     | Reserved. Write the default value when modifying this register.     |
| 3     | PLLRST    |       | PLL0 reset.                                                         |
|       |           | 0     | PLL0 reset is asserted.                                             |
|       |           | 1     | PLL0 reset is not asserted.                                         |
| 2     | Reserved  | 0     | Reserved                                                            |
| 1     | PLLPWRDN  |       | PLL0 power-down.                                                    |
|       |           | 0     | PLL0 is operating.                                                  |
|       |           | 1     | PLL0 is powered-down.                                               |
| 0     | PLLEN     |       | PLL0 mode enables.                                                  |
|       |           | 0     | PLL0 is in bypass mode.                                             |
|       |           | 1     | PLL0 mode is enabled, not bypassed.                                 |



#### 8.3.5 PLLC1 Control Register (PLLCTL)

The PLLC1 control register (PLLCTL) is shown in Figure 8-6 and described in Table 8-8.

Figure 8-6. PLLC1 Control Register (PLLCTL)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-8. PLLC1 Control Register (PLLCTL) Field Descriptions

| Bit  | Field    | Value | Description                                                         |
|------|----------|-------|---------------------------------------------------------------------|
| 31-8 | Reserved | 0     | Reserved                                                            |
| 7-6  | Reserved | 1     | Reserved                                                            |
| 5    | PLLENSRC | 0     | This bit must be cleared before the PLLEN bit will have any effect. |
| 4    | Reserved | 1     | Reserved. Write the default value when modifying this register.     |
| 3    | PLLRST   |       | PLL1 reset.                                                         |
|      |          | 0     | PLL1 reset is asserted.                                             |
|      |          | 1     | PLL1 reset is not asserted.                                         |
| 2    | Reserved | 0     | Reserved                                                            |
| 1    | PLLPWRDN |       | PLL1 power-down.                                                    |
|      |          | 0     | PLL1 is operating.                                                  |
|      |          | 1     | PLL1 is powered-down.                                               |
| 0    | PLLEN    |       | PLL1 mode enables.                                                  |
|      |          | 0     | PLL1 is in bypass mode.                                             |
|      |          | 1     | PLL1 mode is enabled, not bypassed.                                 |



#### 8.3.6 PLLC0 OBSCLK Select Register (OCSEL)

The PLLC0 OBSCLK select register (OCSEL) controls which clock is output on the CLKOUT pin so that it may be used for test and debug purposes (in addition to its normal function of being a direct input clock divider). The OCSEL is shown in Figure 8-7 and described in Table 8-9.

Figure 8-7. PLLC0 OBSCLK Select Register (OCSEL)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 8-9. PLLC0 OBSCLK Select Register (OCSEL) Field Descriptions

| Bit  | Field    | Value   | Description                                |
|------|----------|---------|--------------------------------------------|
| 31-5 | Reserved | 0       | Reserved                                   |
| 4-0  | OCSRC    | 0-1Fh   | PLLC0 OBSCLK source. Output on CLKOUT pin. |
|      |          | 0-13h   | Reserved                                   |
|      |          | 14h     | OSCIN                                      |
|      |          | 15h-16h | Reserved                                   |
|      |          | 17h     | PLL0_SYSCLK1                               |
|      |          | 18h     | PLL0_SYSCLK2                               |
|      |          | 19h     | PLL0_SYSCLK3                               |
|      |          | 1Ah     | PLL0_SYSCLK4                               |
|      |          | 1Bh     | PLL0_SYSCLK5                               |
|      |          | 1Ch     | PLL0_SYSCLK6                               |
|      |          | 1Dh     | PLL0_SYSCLK7                               |
|      |          | 1Eh     | PLLC1 OBSCLK                               |
|      |          | 1Fh     | Disabled                                   |



#### 8.3.7 PLLC1 OBSCLK Select Register (OCSEL)

The PLLC1 OBSCLK select register (OCSEL) controls which clock is output on PLLC1 OBSCLK so that it may be used for test and debug purposes (in addition to its normal function of being a direct input clock divider). The OCSEL is shown in Figure 8-8 and described in Table 8-10.

Figure 8-8. PLLC1 OBSCLK Select Register (OCSEL)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 8-10. PLLC1 OBSCLK Select Register (OCSEL) Field Descriptions

| Bit  | Field    | Value   | Description          |
|------|----------|---------|----------------------|
| 31-5 | Reserved | 0       | Reserved             |
| 4-0  | OCSRC    | 0-1Fh   | PLLC1 OBSCLK source. |
|      |          | 0-13h   | Reserved             |
|      |          | 14h     | OSCIN                |
|      |          | 15h-16h | Reserved             |
|      |          | 17h     | PLL1_SYSCLK1         |
|      |          | 18h     | PLL1_SYSCLK2         |
|      |          | 19h     | PLL1_SYSCLK3         |
|      |          | 1A-1Fh  | Reserved             |



#### 8.3.8 PLL Multiplier Control Register (PLLM)

The PLL multiplier control register (PLLM) is shown in Figure 8-9 and described in Table 8-11.

Figure 8-9. PLL Multiplier Control Register (PLLM)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-11. PLL Multiplier Control Register (PLLM) Field Descriptions

| Bit  | Field    | Value | Description                                                                                                                                                                                                                                                                     |
|------|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-5 | Reserved | 0     | Reserved                                                                                                                                                                                                                                                                        |
| 4-0  | PLLM     | 0-1Fh | PLL multiplier select. Multiplier Value = PLLM + 1. The valid range of multiplier values for a given MXI/CLKIN is defined by the minimum and maximum frequency limits on the PLL VCO frequency. See the device-specific data manual for PLL VCO frequency specification limits. |

#### 8.3.9 PLLC0 Pre-Divider Control Register (PREDIV)

The PLLC0 pre-divider control register (PREDIV) is shown in Figure 8-10 and described in Table 8-12.

#### Figure 8-10. PLLC0 Pre-Divider Control Register (PREDIV)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-12. PLLC0 Pre-Divider Control Register (PREDIV) Field Descriptions

| Bit   | Field    | Value | Description                                                                          |
|-------|----------|-------|--------------------------------------------------------------------------------------|
| 31-14 | Reserved | 0     | Reserved                                                                             |
| 15    | PREDEN   |       | PLLC0 pre-divider enable.                                                            |
|       |          | 0     | PLLC0 pre-divider is disabled.                                                       |
|       |          | 1     | PLLC0 pre-divider is enabled.                                                        |
| 14-5  | Reserved | 0     | Reserved                                                                             |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 0 (PLL pre-divide by 1). |



#### 8.3.10 PLLC0 Divider 1 Register (PLLDIV1)

The PLLC0 divider 1 register (PLLDIV1) controls the divider for PLL0\_SYSCLK1. PLLDIV1 is shown in Figure 8-11 and described in Table 8-13.

Figure 8-11. PLLC0 Divider 1 Register (PLLDIV1)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-13. PLLC0 Divider 1 Register (PLLDIV1) Field Descriptions

| Bit   | Field    | Value | Description                                                                      |
|-------|----------|-------|----------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                         |
| 15    | D1EN     |       | Divider 1 enable.                                                                |
|       |          | 0     | Divider 1 is disabled.                                                           |
|       |          | 1     | Divider 1 is enabled.                                                            |
| 14-5  | Reserved | 0     | Reserved                                                                         |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 0 (PLL divide by 1). |

#### 8.3.11 PLLC1 Divider 1 Register (PLLDIV1)

The PLLC1 divider 1 register (PLLDIV1) controls the divider for PLL1\_SYSCLK1. PLLDIV1 is shown in Figure 8-12 and described in Table 8-14.

Figure 8-12. PLLC1 Divider 1 Register (PLLDIV1)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-14. PLLC1 Divider 1 Register (PLLDIV1) Field Descriptions

| Bit   | Field    | Value | Description                                                                      |
|-------|----------|-------|----------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                         |
| 15    | D1EN     |       | Divider 1 enable.                                                                |
|       |          | 0     | Divider 1 is disabled.                                                           |
|       |          | 1     | Divider 1 is enabled.                                                            |
| 14-5  | Reserved | 0     | Reserved                                                                         |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 0 (PLL divide by 1). |



#### 8.3.12 PLLC0 Divider 2 Register (PLLDIV2)

The PLLC0 divider 2 register (PLLDIV2) controls the divider for PLL0\_SYSCLK2. PLLDIV2 is shown in Figure 8-13 and described in Table 8-15.

Figure 8-13. PLLC0 Divider 2 Register (PLLDIV2)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-15. PLLC0 Divider 2 Register (PLLDIV2) Field Descriptions

| Bit   | Field    | Value | Description                                                                      |
|-------|----------|-------|----------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                         |
| 15    | D2EN     |       | Divider 2 enable.                                                                |
|       |          | 0     | Divider 2 is disabled.                                                           |
|       |          | 1     | Divider 2 is enabled.                                                            |
| 14-5  | Reserved | 0     | Reserved                                                                         |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 1 (PLL divide by 2). |

#### 8.3.13 PLLC1 Divider 2 Register (PLLDIV2)

The PLLC1 divider 2 register (PLLDIV2) controls the divider for PLL1\_SYSCLK2. PLLDIV2 is shown in Figure 8-14 and described in Table 8-16.

Figure 8-14. PLLC1 Divider 2 Register (PLLDIV2)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-16. PLLC1 Divider 2 Register (PLLDIV2) Field Descriptions

| Bit   | Field    | Value | Description                                                                      |
|-------|----------|-------|----------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                         |
| 15    | D2EN     |       | Divider 2 enable.                                                                |
|       |          | 0     | Divider 2 is disabled.                                                           |
|       |          | 1     | Divider 2 is enabled.                                                            |
| 14-5  | Reserved | 0     | Reserved                                                                         |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 1 (PLL divide by 2). |



#### 8.3.14 PLLC0 Divider 3 Register (PLLDIV3)

The PLLC0 divider 3 register (PLLDIV3) controls the divider for PLL0\_SYSCLK3. PLLDIV3 is shown in Figure 8-15 and described in Table 8-17.

Figure 8-15. PLLC0 Divider 3 Register (PLLDIV3)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-17. PLLC0 Divider 3 Register (PLLDIV3) Field Descriptions

| Bit   | Field    | Value | Description                                                                       |
|-------|----------|-------|-----------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                          |
| 15    | D3EN     |       | Divider 3 enable.                                                                 |
|       |          | 0     | Divider 3 is disabled.                                                            |
|       |          | 1     | Divider 3 is enabled.                                                             |
| 14-5  | Reserved | 0     | Reserved                                                                          |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 2h (PLL divide by 3). |

#### 8.3.15 PLLC1 Divider 3 Register (PLLDIV3)

The PLLC1 divider 3 register (PLLDIV3) controls the divider for PLL1\_SYSCLK3. PLLDIV3 is shown in Figure 8-16 and described in Table 8-18.

Figure 8-16. PLLC1 Divider 3 Register (PLLDIV3)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-18. PLLC1 Divider 3 Register (PLLDIV3) Field Descriptions

| Bit   | Field    | Value | Description                                                                       |
|-------|----------|-------|-----------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                          |
| 15    | D3EN     |       | Divider 3 enable.                                                                 |
|       |          | 0     | Divider 3 is disabled.                                                            |
|       |          | 1     | Divider 3 is enabled.                                                             |
| 14-5  | Reserved | 0     | Reserved                                                                          |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 2h (PLL divide by 3). |



#### 8.3.16 PLLC0 Divider 4 Register (PLLDIV4)

The PLLC0 divider 4 register (PLLDIV4) controls the divider for PLL0\_SYSCLK4. PLLDIV4 is shown in Figure 8-17 and described in Table 8-19.

Figure 8-17. PLLC0 Divider 4 Register (PLLDIV4)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-19. PLLC0 Divider 4 Register (PLLDIV4) Field Descriptions

| Bit   | Field    | Value | Description                                                                   |
|-------|----------|-------|-------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                      |
| 15    | D4EN     |       | Divider 4 enable.                                                             |
|       |          | 0     | Divider 4 is disabled.                                                        |
|       |          | 1     | Divider 4 is enabled.                                                         |
| 14-5  | Reserved | 0     | Reserved                                                                      |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider Value = RATIO + 1. RATIO defaults 3 (PLL divide by 4). |

#### 8.3.17 PLLC0 Divider 5 Register (PLLDIV5)

The PLLC0 divider 5 register (PLLDIV5) controls the divider for PLL0\_SYSCLK5. PLLDIV5 is shown in Figure 8-18 and described in Table 8-20.

Figure 8-18. PLLC0 Divider 5 Register (PLLDIV5)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-20. PLLC0 Divider 5 Register (PLLDIV5) Field Descriptions

| Bit   | Field    | Value | Description                                                                   |
|-------|----------|-------|-------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                      |
| 15    | D5EN     |       | Divider 5 enable.                                                             |
|       |          | 0     | Divider 5 is disabled.                                                        |
|       |          | 1     | Divider 5 is enabled.                                                         |
| 14-5  | Reserved | 0     | Reserved                                                                      |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider Value = RATIO + 1. RATIO defaults 2 (PLL divide by 3). |



#### 8.3.18 PLLC0 Divider 6 Register (PLLDIV6)

The PLLC0 divider 6 register (PLLDIV6) controls the divider for PLL0\_SYSCLK6. PLLDIV6 is shown in Figure 8-19 and described in Table 8-21.

Figure 8-19. PLLC0 Divider 6 Register (PLLDIV6)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-21. PLLC0 Divider 6 Register (PLLDIV6) Field Descriptions

| Bit   | Field    | Value | Description                                                                      |
|-------|----------|-------|----------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                         |
| 15    | D6EN     |       | Divider 6 enable.                                                                |
|       |          | 0     | Divider 6 is disabled.                                                           |
|       |          | 1     | Divider 6 is enabled.                                                            |
| 14-5  | Reserved | 0     | Reserved                                                                         |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 0 (PLL divide by 1). |

#### 8.3.19 PLLC0 Divider 7 Register (PLLDIV7)

The PLLC0 divider 7 register (PLLDIV7) controls the divider for PLL0\_SYSCLK7. PLLDIV7 is shown in Figure 8-20 and described in Table 8-22.

Figure 8-20. PLLC0 Divider 7 Register (PLLDIV7)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-22. PLLC0 Divider 7 Register (PLLDIV7) Field Descriptions

| Bit   | Field    | Value | Description                                                                      |
|-------|----------|-------|----------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                         |
| 15    | D7EN     |       | Divider 7 enable.                                                                |
|       |          | 0     | Divider 7 is disabled.                                                           |
|       |          | 1     | Divider 7 is enabled.                                                            |
| 14-5  | Reserved | 0     | Reserved                                                                         |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 5 (PLL divide by 6). |



#### 8.3.20 PLLC0 Oscillator Divider 1 Register (OSCDIV)

The PLLC0 oscillator divider 1 register (OSCDIV) controls the divider for PLLC0 OBSCLK, dividing down the clock selected as the PLLC0 OBSCLK source. The PLLC0 OBSCLK is connected to the CLKOUT pin. The OSCDIV is shown in Figure 8-21 and described in Table 8-23.

Figure 8-21. PLLC0 Oscillator Divider 1 Register (OSCDIV)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-23. PLLC0 Oscillator Divider 1 Register (OSCDIV) Field Descriptions

| Bit   | Field    | Value | Description                                                                                                                                                     |
|-------|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                                                                                                        |
| 15    | OD1EN    |       | Oscillator divider 1 enable.                                                                                                                                    |
|       |          | 0     | Oscillator divider 1 is disabled.                                                                                                                               |
|       |          | 1     | Oscillator divider 1 is enabled. For PLLC0 OBSCLK to toggle, both the OD1EN bit and the OBSEN bit in the clock enable control register (CKEN) must be set to 1. |
| 14-5  | Reserved | 0     | Reserved                                                                                                                                                        |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider value = RATIO + 1. For example, RATIO = 0 means divide by 1.                                                                             |

#### 8.3.21 PLLC1 Oscillator Divider 1 Register (OSCDIV)

The PLLC1 oscillator divider 1 register (OSCDIV) controls the divider for PLLC1 OBSCLK, dividing down the clock selected as the PLLC1 OBSCLK source. The PLLC1 OBSCLK signal may be selected as the output on the CLKOUT pin. The OSCDIV is shown in Figure 8-22 and described in Table 8-24.

Figure 8-22. PLLC1 Oscillator Divider 1 Register (OSCDIV)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-24. PLLC1 Oscillator Divider 1 Register (OSCDIV) Field Descriptions

| Bit   | Field    | Value | Description                                                                         |
|-------|----------|-------|-------------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                            |
| 15    | OD1EN    |       | Oscillator divider 1 enable.                                                        |
|       |          | 0     | Oscillator divider 1 is disabled.                                                   |
|       |          | 1     | Oscillator divider 1 is enabled.                                                    |
| 14-5  | Reserved | 0     | Reserved                                                                            |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider value = RATIO + 1. For example, RATIO = 0 means divide by 1. |



#### 8.3.22 PLL Post-Divider Control Register (POSTDIV)

The PLL post-divider control register (POSTDIV) is shown in Figure 8-23 and described in Table 8-25.

#### Figure 8-23. PLL Post-Divider Control Register (POSTDIV)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-25. PLL Post-Divider Control Register (POSTDIV) Field Descriptions

| Bit   | Field    | Value | Description                                                                           |
|-------|----------|-------|---------------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                              |
| 15    | POSTDEN  |       | Post-divider enable.                                                                  |
|       |          | 0     | Post-divider is disabled.                                                             |
|       |          | 1     | Post-divider is enabled.                                                              |
| 14-5  | Reserved | 0     | Reserved                                                                              |
| 4-0   | RATIO    | 0-1Fh | Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 1 (PLL post-divide by 2). |

#### 8.3.23 PLL Controller Command Register (PLLCMD)

The PLL controller command register (PLLCMD) contains the command bit for phase alignment. A write of 1 initiates the command; a write of 0 clears the bit, but has no effect. PLLCMD is shown in Figure 8-24 and described in Table 8-26.

#### Figure 8-24. PLL Controller Command Register (PLLCMD)



LEGEND: R/W = Read/Write; R = Read only; W0C = Write 0 to clear bit; -n = value after reset

#### Table 8-26. PLL Controller Command Register (PLLCMD) Field Descriptions

| Bit  | Field    | Value | Description                 |
|------|----------|-------|-----------------------------|
| 31-1 | Reserved | 0     | Reserved                    |
| 0    | GOSET    |       | GO bit for phase alignment. |
|      |          | 0     | Clear bit (no effect)       |
|      |          | 1     | Phase alignment             |



### 8.3.24 PLL Controller Status Register (PLLSTAT)

The PLL controller status register (PLLSTAT) is shown in Figure 8-25 and described in Table 8-27.

#### Figure 8-25. PLL Controller Status Register (PLLSTAT)



LEGEND: R = Read only; -n = value after reset

#### Table 8-27. PLL Controller Status Register (PLLSTAT) Field Descriptions

| Bit  | Field    | Value | Description                                                                                                             |
|------|----------|-------|-------------------------------------------------------------------------------------------------------------------------|
| 31-3 | Reserved | 0     | Reserved                                                                                                                |
| 2    | STABLE   |       | OSC counter done, oscillator assumed to be stable. By the time the device comes out of reset, this bit should become 1. |
|      |          | 0     | No                                                                                                                      |
|      |          | 1     | Yes                                                                                                                     |
| 1    | Reserved | 0     | Reserved                                                                                                                |
| 0    | GOSTAT   |       | Status of GO operation. If 1, indicates GO operation is in progress.                                                    |
|      |          | 0     | GO operation is not in progress.                                                                                        |
|      |          | 1     | GO operation is in progress.                                                                                            |



#### 8.3.25 PLLC0 Clock Align Control Register (ALNCTL)

The PLLC0 clock align control register (ALNCTL) indicates which PLL0\_SYSCLK*n* needs to be aligned for proper device operation. ALNCTL is shown in Figure 8-26 and described in Table 8-28.

#### Figure 8-26. PLLC0 Clock Align Control Register (ALNCTL)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-28. PLLC0 Clock Align Control Register (ALNCTL) Field Descriptions

| Bit  | Field    | Value | Description                                                           |
|------|----------|-------|-----------------------------------------------------------------------|
| 31-7 | Reserved | 3h    | Reserved                                                              |
| 6    | ALN7     |       | PLL0_SYSCLK7 needs to be aligned to others selected in this register. |
|      |          | 0     | No                                                                    |
|      |          | 1     | Yes                                                                   |
| 5    | ALN6     |       | PLL0_SYSCLK6 needs to be aligned to others selected in this register. |
|      |          | 0     | No                                                                    |
|      |          | 1     | Yes                                                                   |
| 4    | ALN5     |       | PLL0_SYSCLK5 needs to be aligned to others selected in this register. |
|      |          | 0     | No                                                                    |
|      |          | 1     | Yes                                                                   |
| 3    | ALN4     |       | PLL0_SYSCLK4 needs to be aligned to others selected in this register. |
|      |          | 0     | No                                                                    |
|      |          | 1     | Yes                                                                   |
| 2    | ALN3     |       | PLL0_SYSCLK3 needs to be aligned to others selected in this register. |
|      |          | 0     | No                                                                    |
|      |          | 1     | Yes                                                                   |
| 1    | ALN2     |       | PLL0_SYSCLK2 needs to be aligned to others selected in this register. |
|      |          | 0     | No                                                                    |
|      |          | 1     | Yes                                                                   |
| 0    | ALN1     |       | PLL0_SYSCLK1 needs to be aligned to others selected in this register. |
|      |          | 0     | No                                                                    |
|      |          | 1     | Yes                                                                   |



#### 8.3.26 PLLC1 Clock Align Control Register (ALNCTL)

The PLLC1 clock align control register (ALNCTL) indicates which PLL1\_SYSCLK*n* needs to be aligned for proper device operation. ALNCTL is shown in Figure 8-27 and described in Table 8-29.

#### Figure 8-27. PLLC1 Clock Align Control Register (ALNCTL)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-29. PLLC1 Clock Align Control Register (ALNCTL) Field Descriptions

| Bit  | Field    | Value | Description                                                           |
|------|----------|-------|-----------------------------------------------------------------------|
| 31-3 | Reserved | 0     | Reserved                                                              |
| 2    | ALN3     |       | PLL1_SYSCLK3 needs to be aligned to others selected in this register. |
|      |          | 0     | No                                                                    |
|      |          | 1     | Yes                                                                   |
| 1    | ALN2     |       | PLL1_SYSCLK2 needs to be aligned to others selected in this register. |
|      |          | 0     | No                                                                    |
|      |          | 1     | Yes                                                                   |
| 0    | ALN1     |       | PLL1_SYSCLK1 needs to be aligned to others selected in this register. |
|      |          | 0     | No                                                                    |
|      |          | 1     | Yes                                                                   |



#### 8.3.27 PLLC0 PLLDIV Ratio Change Status Register (DCHANGE)

The PLLC0 PLLDIV ratio change status register (DCHANGE) indicates if the PLL0\_SYSCLK*n* divide ratio has been modified. DCHANGE is shown in Figure 8-28 and described in Table 8-30.

#### Figure 8-28. PLLC0 PLLDIV Ratio Change Status Register (DCHANGE)



LEGEND: R = Read only; -n = value after reset

#### Table 8-30. PLLC0 PLLDIV Ratio Change Status Register (DCHANGE) Field Descriptions

| Bit  | Field    | Value | Description                            |
|------|----------|-------|----------------------------------------|
| 31-7 | Reserved | 0     | Reserved                               |
| 6    | SYS7     |       | PLL0_SYSCLK7 divide ratio is modified. |
|      |          | 0     | Ratio is not modified.                 |
|      |          | 1     | Ratio is modified.                     |
| 5    | SYS6     |       | PLL0_SYSCLK6 divide ratio is modified. |
|      |          | 0     | Ratio is not modified.                 |
|      |          | 1     | Ratio is modified.                     |
| 4    | SYS5     |       | PLL0_SYSCLK5 divide ratio is modified. |
|      |          | 0     | Ratio is not modified.                 |
|      |          | 1     | Ratio is modified.                     |
| 3    | SYS4     |       | PLL0_SYSCLK4 divide ratio is modified. |
|      |          | 0     | Ratio is not modified.                 |
|      |          | 1     | Ratio is modified.                     |
| 2    | SYS3     |       | PLL0_SYSCLK3 divide ratio is modified. |
|      |          | 0     | Ratio is not modified.                 |
|      |          | 1     | Ratio is modified.                     |
| 1    | SYS2     |       | PLL0_SYSCLK2 divide ratio is modified. |
|      |          | 0     | Ratio is not modified.                 |
|      |          | 1     | Ratio is modified.                     |
| 0    | SYS1     |       | PLL0_SYSCLK1 divide ratio is modified. |
|      |          | 0     | Ratio is not modified.                 |
|      |          | 1     | Ratio is modified.                     |



#### 8.3.28 PLLC1 PLLDIV Ratio Change Status Register (DCHANGE)

The PLLC1 PLLDIV ratio change status register (DCHANGE) indicates if the PLL1\_SYSCLK*n* divide ratio has been modified. DCHANGE is shown in Figure 8-29 and described in Table 8-31.

#### Figure 8-29. PLLC1 PLLDIV Ratio Change Status Register (DCHANGE)



LEGEND: R = Read only; -n = value after reset

#### Table 8-31. PLLC1 PLLDIV Ratio Change Status Register (DCHANGE) Field Descriptions

| Bit  | Field    | Value | Description                            |
|------|----------|-------|----------------------------------------|
| 31-3 | Reserved | 0     | Reserved                               |
| 2    | SYS3     |       | PLL1_SYSCLK3 divide ratio is modified. |
|      |          | 0     | Ratio is not modified.                 |
|      |          | 1     | Ratio is modified.                     |
| 1    | SYS2     |       | PLL1_SYSCLK2 divide ratio is modified. |
|      |          | 0     | Ratio is not modified.                 |
|      |          | 1     | Ratio is modified.                     |
| 0    | SYS1     |       | PLL1_SYSCLK1 divide ratio is modified. |
|      |          | 0     | Ratio is not modified.                 |
|      |          | 1     | Ratio is modified.                     |



#### 8.3.29 PLLC0 Clock Enable Control Register (CKEN)

The PLLC0 clock enable control register (CKEN) controls the PLLC0 OBSCLK and AUXCLK clock. CKEN is shown in Figure 8-30 and described in Table 8-32.

#### Figure 8-30. PLLC0 Clock Enable Control Register (CKEN)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-32. PLLC0 Clock Enable Control Register (CKEN) Field Descriptions

| Bit  | Field    | Value | Description                                                                                                                                               |  |
|------|----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31-2 | Reserved | 0     | Reserved                                                                                                                                                  |  |
| 1    | OBSEN    |       | BSCLK enable. Actual PLLC0 OBSCLK status is shown in the clock status register (CKSTAT).                                                                  |  |
|      |          | 0     | DBSCLK is disabled.                                                                                                                                       |  |
|      |          | 1     | OBSCLK is enabled. For PLLC0 OBSCLK to toggle, both the OBSEN bit and the OD1EN bit in the PLLC0 oscillator divider 1 register (OSCDIV) must be set to 1. |  |
| 0    | AUXEN    |       | AUXCLK enable. Actual AUXCLK status is shown in the clock status register (CKSTAT).                                                                       |  |
|      |          | 0     | AUXCLK is disabled.                                                                                                                                       |  |
|      |          | 1     | AUXCLK is enabled.                                                                                                                                        |  |



#### 8.3.30 PLLC0 Clock Status Register (CKSTAT)

The PLLC0 clock status register (CKSTAT) indicates the PLLC0 OBSCLK and AUXCLK on/off status. The PLL*n*\_SYSCLK status is shown in the PLLC*n* SYSCLK status register (SYSTAT). CKSTAT is shown in Figure 8-31 and described in Table 8-33.

Figure 8-31. PLLC0 Clock Status Register (CKSTAT)



LEGEND: R = Read only; -n = value after reset

#### Table 8-33. PLLC0 Clock Status Register (CKSTAT) Field Descriptions

| Bit  | Field    | Value | Description                                                                                                                                                    |  |
|------|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31-2 | Reserved | 0     | Reserved                                                                                                                                                       |  |
| 1    | OBSEN    |       | DBSCLK on status. PLLC0 OBSCLK is controlled in the PLLC0 oscillator divider 1 register (OSCDIV) by the OBSEN bit in the clock enable control register (CKEN). |  |
|      |          | 0     | PLLC0 OBSCLK is off.                                                                                                                                           |  |
|      |          | 1     | PLLC0 OBSCLK is on.                                                                                                                                            |  |
| 0    | AUXEN    |       | AUXCLK on status. AUXCLK is controlled by the AUXEN bit in the clock enable control register (CKEN).                                                           |  |
|      |          | 0     | AUXCLK is off.                                                                                                                                                 |  |
|      |          | 1     | AUXCLK is on.                                                                                                                                                  |  |



#### 8.3.31 PLLC0 SYSCLK Status Register (SYSTAT)

The PLLC0 SYSCLK status register (SYSTAT) indicates the PLL0\_SYSCLK*n* on/off status. The actual default is determined by the actual clock on/off status, which depends on the D*n*EN bit in PLLC0 PLLDIV*n*. SYSTAT is shown in Figure 8-32 and described in Table 8-34.

Figure 8-32. PLLC0 SYSCLK Status Register (SYSTAT)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-34. PLLC0 SYSCLK Status Register (SYSTAT) Field Descriptions

| Bit  | Field    | Value | Description             |
|------|----------|-------|-------------------------|
| 31-7 | Reserved | 3h    | Reserved                |
| 6    | SYS7ON   |       | PLL0_SYSCLK7 on status. |
|      |          | 0     | Off                     |
|      |          | 1     | On                      |
| 5    | SYS6ON   |       | PLL0_SYSCLK6 on status. |
|      |          | 0     | Off                     |
|      |          | 1     | On                      |
| 4    | SYS5ON   |       | PLL0_SYSCLK5 on status. |
|      |          | 0     | Off                     |
|      |          | 1     | On                      |
| 3    | SYS4ON   |       | PLL0_SYSCLK4 on status. |
|      |          | 0     | Off                     |
|      |          | 1     | On                      |
| 2    | SYS3ON   |       | PLL0_SYSCLK3 on status. |
|      |          | 0     | Off                     |
|      |          | 1     | On                      |
| 1    | SYS2ON   |       | PLL0_SYSCLK2 on status. |
|      |          | 0     | Off                     |
|      |          | 1     | On                      |
| 0    | SYS1ON   |       | PLL0_SYSCLK1 on status. |
|      |          | 0     | Off                     |
|      |          | 1     | On                      |



## 8.3.32 PLLC1 SYSCLK Status Register (SYSTAT)

The PLLC1 SYSCLK status register (SYSTAT) indicates the PLL1\_SYSCLK*n* on/off status. The actual default is determined by the actual clock on/off status, which depends on the D*n*EN bit in PLLC1 PLLDIV*n*. SYSTAT is shown in Figure 8-33 and described in Table 8-35.

Figure 8-33. PLLC1 SYSCLK Status Register (SYSTAT)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 8-35. PLLC1 SYSCLK Status Register (SYSTAT) Field Descriptions

| Bit  | Field    | Value | Description             |  |
|------|----------|-------|-------------------------|--|
| 31-3 | Reserved | 0     | eserved                 |  |
| 2    | SYS3ON   |       | PLL1_SYSCLK3 on status. |  |
|      |          | 0     | Off                     |  |
|      |          | 1     | On                      |  |
| 1    | SYS2ON   |       | PLL1_SYSCLK2 on status. |  |
|      |          | 0     | Off                     |  |
|      |          | 1     | On                      |  |
| 0    | SYS1ON   |       | PLL1_SYSCLK1 on status. |  |
|      |          | 0     | Off                     |  |
|      |          | 1     | On                      |  |



#### 8.3.33 Emulation Performance Counter 0 Register (EMUCNT0)

The emulation performance counter 0 register (EMUCNT0) is shown in Figure 8-34 and described in Table 8-36. EMUCNT0 is for emulation performance profiling. It counts in a divide-by-4 of the system clock. To start the counter, a write must be made to EMUCNT0. This register is not writable, but only used to start the register. After the register is started, it can not be stopped except for power on reset. When EMUCNT0 is read, it snapshots EMUCNT0 and EMUCNT1. The snapshot version is what is read. It is important to read the EMUCNT0 followed by EMUCNT1 or else the snapshot version may not get updated correctly.

Figure 8-34. Emulation Performance Counter 0 Register (EMUCNT0)



LEGEND: R = Read only; -n = value after reset

#### Table 8-36. Emulation Performance Counter 0 Register (EMUCNT0) Field Descriptions

| Bit  | Field | Value        | Description                      |  |
|------|-------|--------------|----------------------------------|--|
| 31-0 | COUNT | 0-FFFF FFFFh | Counter value for lower 64-bits. |  |

#### 8.3.34 Emulation Performance Counter 1 Register (EMUCNT1)

The emulation performance counter 1 register (EMUCNT1) is shown in Figure 8-35 and described in Table 8-37. EMUCNT1 is for emulation performance profiling. To start the counter, a write must be made to EMUCNT0. This register is not writable, but only used to start the register. After the register is started, it can not be stopped except for power on reset. When EMUCNT0 is read, it snapshots EMUCNT0 and EMUCNT1. The snapshot version is what is read. It is important to read the EMUCNT0 followed by EMUCNT1 or else the snapshot version may not get updated correctly.

Figure 8-35. Emulation Performance Counter 1 Register (EMUCNT1)



LEGEND: R = Read only; -n = value after reset

#### Table 8-37. Emulation Performance Counter 1 Register (EMUCNT1) Field Descriptions

| Bit  | Field | Value        | Description                      |  |
|------|-------|--------------|----------------------------------|--|
| 31-0 | COUNT | 0-FFFF FFFFh | Counter value for upper 64-bits. |  |



# Power and Sleep Controller (PSC)

# Topic Page 9.1 Introduction 116 9.2 Power Domain and Module Topology 116 9.3 Executing State Transitions 120 9.4 IcePick Emulation Support in the PSC 121 9.5 PSC Interrupts 121 9.6 PSC Registers 124



Introduction www.ti.com

#### 9.1 Introduction

The Power and Sleep Controllers (PSC) are responsible for managing transitions of system power on/off, clock on/off, resets (device level and module level). It is used primarily to provide granular power control for on chip modules (peripherals and CPU). A PSC module consists of a Global PSC (GPSC) and a set of Local PSCs (LPSCs). The GPSC contains memory mapped registers, PSC interrupts, a state machine for each peripheral/module it controls. An LPSC is associated with every module that is controlled by the PSC and provides clock and reset control. Many of the operations of the PSC are transparent to user (software), such as power on and reset control. However, the PSC module(s) also provide you with interface to control several important power, clock and reset operations. The module level power, clock and reset operations managed and controlled by the PSC are the focus of this chapter.

The PSC includes the following features:

- Manages chip power-on/off
- Provides a software interface to:
  - Control module clock enable/disable
  - Control module reset
  - Control CPU local reset
- Manages on-chip RAM sleep modes (for DSP memories and L3 RAM)
- Supports IcePick emulation features: power, clock and reset

#### 9.2 Power Domain and Module Topology

This device includes two PSC modules. Each PSC module consists of an Always On power domain and an additional pseudo/internal power domain that manages the sleep modes for the RAMs present in the DSP subsystem and the L3 RAM, respectively.

Each PSC module controls clock states for several on the on chip modules, controllers and interconnect components. Table 9-1 and Table 9-2 lists the set of peripherals/modules that are controlled by the PSC, the power domain they are associated with, the LPSC assignment and the default (power-on reset) module states. See the device-specific data manual for the peripherals available on a given device. The module states and terminology are defined in Section 9.2.2.

Even though there are 2 PSC modules with 2 power domains each on the device, both PSC modules and all the power domains are powered by the CVDD pins of the device. All power domains are on when the chip is powered on. There is no provision to remove power externally for the non Always On domains, that is, the pseudo/internal power domains.

There are a few modules/peripherals on the device that do not have a LPSC assigned to them. These modules do not have their module reset/clocks controlled by the PSC module. The decision to assign an LPSC to a module on a device is primarily based on whether or not disabling the clocks to a module will result in significant power savings. This typically depends on the size and the frequency of operation of the module.

**LPSC Default Module** Auto Sleep/ Number **Module Name Power Domain** State Wake Only Λ EDMA3\_0 Channel Controller 0 AlwaysON (PD0) SwRstDisable 1 SwRstDisable EDMA3\_0 Transfer Controller 0 AlwaysON (PD0) 2 EDMA3\_0 Transfer Controller 1 SwRstDisable AlwaysON (PD0) 3 EMIFA (BR7) SwRstDisable AlwaysON (PD0) SPI0 4 AlwaysON (PD0) SwRstDisable 5 MMC/SD0 AlwaysON (PD0) SwRstDisable Enable 6 **ARM Interrupt Controller** AlwaysON (PD0) 7 ARM RAM/ROM AlwaysON (PD0) Enable Yes 8 Not Used 9 SwRstDisable **UARTO** AlwaysON (PD0) 10 SCR0 (BR0, BR1, BR2, BR8) AlwaysON (PD0) Enable Yes

Table 9-1. PSC0 Default Module Configuration



Table 9-1. PSC0 Default Module Configuration (continued)

| LPSC<br>Number | Module Name          | Power Domain   | Default Module<br>State | Auto Sleep/<br>Wake Only |
|----------------|----------------------|----------------|-------------------------|--------------------------|
| 11             | SCR1 (BR4)           | AlwaysON (PD0) | Enable                  | Yes                      |
| 12             | SCR2 (BR3, BR5, BR6) | AlwaysON (PD0) | Enable                  | Yes                      |
| 13             | PRU                  | AlwaysON (PD0) | SwRstDisable            | _                        |
| 14             | ARM                  | AlwaysON (PD0) | SwRstDisable            | _                        |
| 15             | DSP                  | PD_DSP (PD1)   | Enable                  | _                        |

Table 9-2. PSC1 Default Module Configuration

| LPSC<br>Number | Module Name                   | Power Domain   | Default Module<br>State | Auto Sleep/<br>Wake Only |
|----------------|-------------------------------|----------------|-------------------------|--------------------------|
| 0              | EDMA3_1 Channel Controller 0  | AlwaysON (PD0) | SwRstDisable            | _                        |
| 1              | USB0 (USB2.0)                 | AlwaysON (PD0) | SwRstDisable            | _                        |
| 2              | USB1 (USB1.1)                 | AlwaysON (PD0) | SwRstDisable            | _                        |
| 3              | GPIO                          | AlwaysON (PD0) | SwRstDisable            | _                        |
| 4              | HPI                           | AlwaysON (PD0) | SwRstDisable            | _                        |
| 5              | EMAC                          | AlwaysON (PD0) | SwRstDisable            | _                        |
| 6              | DDR2/mDDR                     | AlwaysON (PD0) | SwRstDisable            | _                        |
| 7              | McASP0 (+ McASP0 FIFO)        | AlwaysON (PD0) | SwRstDisable            | _                        |
| 8              | SATA <sup>(1)</sup>           | AlwaysON (PD0) | SwRstDisable            | _                        |
| 9              | VPIF                          | AlwaysON (PD0) | SwRstDisable            | _                        |
| 10             | SPI1                          | AlwaysON (PD0) | SwRstDisable            | _                        |
| 11             | I2C1                          | AlwaysON (PD0) | SwRstDisable            | _                        |
| 12             | UART1                         | AlwaysON (PD0) | SwRstDisable            | _                        |
| 13             | UART2                         | AlwaysON (PD0) | SwRstDisable            | _                        |
| 14             | McBSP0 (+ McBSP0 FIFO)        | AlwaysON (PD0) | SwRstDisable            | _                        |
| 15             | McBSP1 (+ McBSP1 FIFO)        | AlwaysON (PD0) | SwRstDisable            | _                        |
| 16             | LCDC                          | AlwaysON (PD0) | SwRstDisable            | _                        |
| 17             | eHRPWM0/1                     | AlwaysON (PD0) | SwRstDisable            | _                        |
| 18             | MMC/SD1                       | AlwaysON (PD0) | SwRstDisable            | _                        |
| 19             | uPP                           | AlwaysON (PD0) | SwRstDisable            | _                        |
| 20             | eCAP0/1/2                     | AlwaysON (PD0) | SwRstDisable            | _                        |
| 21             | EDMA3_1 Transfer Controller 0 | AlwaysON (PD0) | SwRstDisable            | _                        |
| 22-23          | Not Used                      | _              | _                       | _                        |
| 24             | SCR F0                        | AlwaysON (PD0) | Enable                  | Yes                      |
| 25             | SCR F1                        | AlwaysON (PD0) | Enable                  | Yes                      |
| 26             | SCR F2                        | AlwaysON (PD0) | Enable                  | Yes                      |
| 27             | SCR F6                        | AlwaysON (PD0) | Enable                  | Yes                      |
| 28             | SCR F7                        | AlwaysON (PD0) | Enable                  | Yes                      |
| 29             | SCR F8                        | AlwaysON (PD0) | Enable                  | Yes                      |
| 30             | BR F7                         | AlwaysON (PD0) | Enable                  | Yes                      |
| 31             | Shared RAM                    | PD_SHRAM       | Enable                  | _                        |

Note that the SATA module requires forced state transitions.



#### 9.2.1 Power Domain States

A power domain can only be in one of the two states: ON or OFF, defined as follows:

- ON: power to the domain is on
- OFF: power to the domain is off

In this device, for both PSC0 and PSC1, the Always ON domain (or PD0 power domain), is always in the ON state when the chip is powered-on. This domain is not programmable to OFF state (See details on PDCTL register).

Additionally, for both PSC0 and PSC1, the PD1 power domains, the internal/pseudo power domain can either be in the ON state or OFF state. Furthermore, for these power domains the transition from ON to OFF state is further qualified by the PSC0/1.PDCTL1.PDMODE settings. The PDCTL1.PDMODE settings determines the various sleep mode for the on-chip RAM associated with module in the PD1 domain.

- On PSC0 PD1/PD\_DSP Domain: Controls the sleep state for DSP L1 and L2 Memories
- On PSC1 PD1/PD\_SHRAM Domain: Controls the sleep state for the 128K Shared RAM

**NOTE:** Currently programming the PD1 power domain state to OFF is not supported. You should leave both the PDCTL1.NEXT and PDCTL1.PDMODE values at default/power on reset values.

Both PD0 and PD1 power domains in PSC0 and PSC1 are powered by the CVDD pins of the device. There is no capability to individually remove voltage/power from the DSP or Shared RAM power domains .

#### 9.2.2 Module States

The PSC defines several possible states for a module. This various states are essentially a combination of the module reset asserted or de-asserted and module clock on/enabled or off/disabled. The various module states are defined in Table 9-3.

The key difference between the Auto Sleep and Auto Wake states is that once the module is configured in Auto Sleep mode, it will transition back to the clock disabled state (automatically sleep) after servicing the internal read/write access request where as in Auto Wake mode, on receiving the first internal read/write access request, the module will permanently transition from the clock disabled to clock enabled state (automatically wake).

When the module state is programmed to Disable, SwRstDisable, Auto Sleep or Auto Wake modes, where in the module clocks are off/disabled, an external event or I/O request cannot enable the clocks. For the module to appropriately respond to such external request, it would need to be reconfigured to the Enable state.

#### 9.2.2.1 Auto Sleep/Wake Only Configurations and Limitation

**NOTE:** Currently no modules should be configured in Auto Sleep or Auto Wake modes. If the module clocks need to gated/disabled for power savings, you should program the module state to Disable. For Auto Sleep/Auto Wake Only modules, disabling the clock is not supported and they should be kept in their default "Enable" state.

Table 9-1 and Table 9-2 each have a column to indicate whether or not the LPSC configuration for a module is Auto Sleep/Wake Only. Modules that have a "Yes" marked for the Auto Sleep/Wake Only column can be programmed in software to be in Enable, Auto Sleep and Auto Wake states only; that is, if the software tries to program these modules to Disable, SyncReset, or SwRstDisable state the power sleep controller ignores these transition requests and transitions the module state to Enable.



#### Table 9-3. Module States

| Module State | Module Reset | Module Clock | Module State Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|--------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable       | De-asserted  | On           | A module in the enable state has its module reset de-asserted and it has its clock on. This is the normal operational state for a given module                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Disable      | De-asserted  | Off          | A module in the disabled state has its module reset de-asserted and it has its module clock off. This state is typically used for disabling a module clock to save power. This device is designed in full static CMOS, so when you stop a module clock, it retains the module's state. When the clock is restarted, the module resumes operating from the stopping point.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SyncReset    | Asserted     | On           | A module state in the SyncReset state has its module reset asserted and it has its clock on. Generally, software is not expected to initiate this state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SwRstDisable | Asserted     | Off          | A module in the SwResetDisable state has its module reset asserted and it has its clock disabled. After initial power-on, several modules come up in the SwRstDisable state. Generally, software is not expected to initiate this state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Auto Sleep   | De-asserted  | Off          | A module in the Auto Sleep state also has its module reset de-asserted and its module clock disabled, similar to the Disable state. However this is a special state, once a module is configured in this state by software, it can "automatically" transition to "Enable" state whenever there is an internal read/write request made to it, and after servicing the request it will "automatically" transition into the sleep state (with module reset re de-asserted and module clock disabled), without any software intervention. The transition from sleep to enabled and back to sleep state has some cycle latency associated with it. It is not envisioned to use this mode when peripherals are fully operational and moving data. See Section 9.2.2.1 for additional considerations, constraints, limitations around this mode. |
| Auto Wake    | De-asserted  | Off          | A module in the Auto Wake state also has its module reset de-asserted and its module clock disabled, similar to the Disable state. However this is a special state, once a module is configured in this state by software, it will "automatically" transition to "Enable" state whenever there is an internal read/write request made to it, and will remain in the "Enabled" state from then on (with module reset re de-asserted and module clock on), without any software intervention. The transition from sleep to enabled state has some cycle latency associated with it. It is not envisioned to use this mode when peripherals are fully operational and moving data. See Section 9.2.2.1 for additional considerations, constraints, limitations around this mode.                                                             |

#### 9.2.2.2 Local Reset

In addition to module reset, the following modules can be reset using a special local reset that is also a part of the PSC module control for resets.

- DSP: When the DSP local reset is asserted the DSP internal memories (L1P, L1D and L2) are still
  accessible. The local reset only resets the DSP CPU core, not the rest of DSP subsystem, as the DSP
  module reset would. Local Reset is useful in cases where the DSP is in enable or disable state; since
  when module is in SyncReset or SwRstDisable state the module reset is asserted, and the module
  reset takes precedence over the local reset.
- ARM: When the ARM local reset is asserted the entire ARM processor is reset, including cache etc.
   This does not include the ARM RAM/ROM or ARM interrupt controller module as these exist outside the ARM core. The local reset for ARM additionally ensures that any outstanding requests are completed before ARM is reset, therefore for scenarios where it is needed to just reset the ARM locally but not change the state of clocks, user can use ARM local reset feature.

The procedures for asserting and de-asserting the local reset are as follows (where *n* corresponds to the module that supports local reset):

- 1. Clear the LRST bit in the module control register (MDCTLn) to 0 to assert the module's local reset.
- 2. Set the LRST bit in the module control register (MDCTLn) to 1 to de-assert module's local reset.

If the CPU is in the enable state, it immediately executes program instructions after reset is de-asserted.



#### 9.3 **Executing State Transitions**

This section describes how to execute the state transitions modules.

#### 9.3.1 Power Domain State Transitions

This device consists of 2 types of domain (in each PSC controller): the Always On Domain(s) and the pseudo/RAM power domain(s). The Always On power domains are always in the ON state when the chip is powered on. You are not allowed to change the power domain state to OFF.

The pseudo/RAM power domains allow internally powering down the state of the RAMs associated with these domains (L1/L2 for PD\_DSP in PSC0 and Shared RAM for PD\_SHRAM in PSC1) so that these RAMs can run in lower power sleep modes via the power sleep controller.

NOTE: Currently powering down the RAMs via the pseudo/RAM power domain is not supported; therefore, these domains and the RAM should be left in their default power on state.

As mentioned in Section 9.2, the pseudo/RAM power domains are powered down internally, and in this context powering down does not imply removing the core voltage from pins externally.

#### 9.3.2 Module State Transitions

This section describes the procedure for transitioning the module state (clock and reset control). Note that some peripherals have special programming requirements and additional recommended steps you must take before you can invoke the PSC module state transition. See the individual peripheral user guides for more details. For example, the external memory controller requires that you first place the SDRAM memory in self-refresh mode before you invoke the PSC module state transitions, if you want to maintain the memory contents.

The following procedure is directly applicable for all modules that are controlled via the PSC (shown in Table 9-1 and Table 9-2), except for the core(s). To transition the DSP or ARM module state, there are additional system considerations and constraints that you should be aware of. These system considerations and the procedure for transitioning the DSP or ARM module state are described in details in Chapter 10.

NOTE: In the following procedure, x is 0 for modules in PD0 (Power Domain 0 or Always On domain) and x is 1 for modules in PD1 (Power Domain 1), See Table 9-1 and Table 9-2 for power domain associations.

The procedure for module state transitions is:

- 1. Wait for the GOSTAT[x] bit in PTSTAT to clear to 0. You must wait for any previously initiated transitions to finish before initiating a new transition.
- 2. Set the NEXT bit in MDCTLn to SwRstDisable (0), SyncReset (1), Disable (2h), Enable (3h), Auto Sleep (4h) or Auto Wake (5h).

**NOTE:** You may set transitions in multiple NEXT bits in MDCTLn in this step. Transitions do not actually take place until you set the GO[x] bit in PTCMD in a later step.

- 3. Set the GO[x] bit in PTCMD to 1 to initiate the transition(s).
- 4. Wait for the GOSTAT[x] bit in PTSTAT to clear to 0. The modules are safely in the new states only after the GOSTAT[x] bit in PTSTAT is cleared to 0.



#### IcePick Emulation Support in the PSC 9.4

The PSC supports IcePick commands that allow IcePick emulation tools to have some control over the state of power domains and modules. This IcePick support only applies to the following modules:

- DSP [MDCTL15]
- ARM [MDCTL14]

In particular, Table 9-4 shows IcePick emulation commands recognized by the PSC.

**Table 9-4. IcePick Emulation Commands** 

| Power On and<br>Enable Features | Power On and Enable Descriptions                                                                                   | Reset Features | Reset Descriptions                                                                                                           |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------|
| Inhibit Sleep                   | Allows emulation to prevent software from transitioning the module out of the enable state.                        | Assert Reset   | Allows emulation to assert the module's local reset.                                                                         |
| Force Power                     | Allows emulation to force the power domain into an on state. Not applicable as AlwaysOn power domain is always on. | Wait Reset     | Allows emulation to keep local reset asserted for an extended period of time after software initiates local reset de-assert. |
| Force Active                    | Allows emulation to force the module into the enable state.                                                        | Block Reset    | Allows emulation to block software initiated local and module resets.                                                        |

NOTE: When emulation tools remove the above commands, the PSC immediately executes a state transition based on the current values in the NEXT bit in PDCTL0 and the NEXT bit in MDCTLn, as set by software.

#### 9.5 **PSC Interrupts**

The PSC has an interrupt that is tied to the core interrupt controller. This interrupt is named PSCINT in the interrupt map. The PSC interrupt is generated when certain IcePick emulation events occur.

#### 9.5.1 Interrupt Events

The PSC interrupt is generated when any of the following events occur:

- Power Domain Emulation Event (applies to pseudo/RAM power domain only)
- Module State Emulation event
- Module Local Reset Emulation event

These interrupt events are summarized in Table 9-5 and described in more detail in this section.

**Table 9-5. PSC Interrupt Events** 

| Interrupt En                | able Bits       |                                                                             |
|-----------------------------|-----------------|-----------------------------------------------------------------------------|
| Control Register Enable Bit |                 | Interrupt Condition                                                         |
| PDCTLn                      | EMUIHBIE        | Interrupt occurs when the emulation alters the power domain state           |
| MDCTLn                      | <b>EMUIHBIE</b> | Interrupt occurs when the emulation alters the module state                 |
| MDCTLn EMURSTIE             |                 | Interrupt occurs when the emulation tries to alter the module's local reset |

The PSC interrupt events only apply when IcePick emulation alters the state of the module from the user-programmed state in the NEXT bit in the MDCTL/PDCTL registers. IcePick support only applies to the modules listed in Section 9.4; therefore, the PSC interrupt conditions only apply to those modules listed.



PSC Interrupts www.ti.com

#### 9.5.1.1 Power Domain Emulation Events

A power domain emulation event occurs when emulation alters the state of a power domain (does not apply to the Always On domain). Status is reflected in the EMUIHB bit in PDSTATn. In particular, a power domain emulation event occurs under the following conditions:

- When inhibit sleep is asserted by emulation and software attempts to transition the module out of the on state
- When force power is asserted by emulation and power domain is not already in the on state
- When force active is asserted by emulation and power domain is not already in the on state

NOTE: Putting the pseudo/RAM power domain associated with the DSP (PD\_DSP) to the off state currently is not supported.

#### 9.5.1.2 Module State Emulation Events

A module state emulation event occurs when emulation alters the state of a module. Status is reflected in the EMUIHB bit in the module status register (MDSTATn). In particular, a module state emulation event occurs under the following conditions:

- When inhibit sleep is asserted by emulation and software attempts to transition the module out of the enable state
- When force active is asserted by emulation and module is not already in the enable state

#### 9.5.1.3 Local Reset Emulation Events

A local reset emulation event occurs when emulation alters the local reset of a module. Status is reflected in the EMURST bit in the module status register (MDSTATn). In particular, a module local reset emulation event occurs under the following conditions:

- When assert reset is asserted by emulation although software de-asserted the local reset
- When wait reset is asserted by emulation
- When block reset is asserted by emulation and software attempts to change the state of local reset

#### 9.5.2 Interrupt Registers

The PSC interrupt enable bits are: the EMUIHBIE bit in PDCTL1 (PSC0), the EMUIHBIE and the EMURSTIE bits in MDCTLn (where n is the modules that have IcePick emulation support, as specified in Section 9.4).

NOTE: To interrupt the CPU, the power sleep controller interrupt (PSC0\_ALLINT and PSC1\_ALLINT) must also be enabled appropriately in the ARM interrupt controller. For details on the ARM interrupt controller, see Chapter 12.

The PSC interrupt status bits are:

- For DSP:
  - The M[15] bit in the module error pending register 0 (MERRPR0) in PSC0 module.
  - The EMUIHB and the EMURST bits in the module status register for DSP (MDSTAT15).
  - The P[1] bit in the power error pending register (PERRPR) for the pseudo/RAM power domain associated with DSP memories.
- - The M[14] bit in the module error pending register 0 (MERRPR0) in PSC0 module.
  - The EMUIHB and the EMURST bits in the module status register for ARM (MDSTAT14).

The status bit in MERRPR0 and PERRPR registers is read by software to determine which module or power domain has generated an emulation interrupt and then software can read the corresponding status bits in MDSTAT register or the PDSTATn (PDCTL1 for pseudo/RAM power domain in PSC0) to determine which event caused the interrupt.



www.ti.com PSC Interrupts

The PSC interrupt can be cleared by writing to bit corresponding to the module number in the module error clear register (MERRCR0), or the bit corresponding to the power domain number in the power error clear register (PERRCR) in PSC0 module.

The PSC interrupt evaluation bit is the ALLEV bit in the INTEVAL register. When set, this bit forces the PSC interrupt logic to re-evaluate event status. If any events are still active (if any status bits are set) when the ALLEV bit in the INTEVAL is set to 1, the PSC interrupt is re-asserted to the interrupt controller. Set the ALLEV bit in the INTEVAL before exiting your PSC interrupt service routine to ensure that you do not miss any PSC interrupts.

See Section 9.6 for a description of the PSC registers.

#### 9.5.3 Interrupt Handling

Handle the PSC interrupts as described in the following procedure:

First, enable the interrupt:

1. Set the EMUIHBIE bit in PDCTL*n*, the EMUIHBIE and the EMURSTIE bits in MDCTL*n* to enable the interrupt events that you want.

**NOTE:** The PSC interrupt is sent to the device interrupt controller when at least one enabled event becomes active.

2. Enable the power sleep controller interrupt (PSCn\_ALLINT) in the device interrupt controller. To interrupt the CPU, PSCn\_ALLINT must be enabled in the device interrupt controller. See Chapter 12 for more information on interrupts.

The CPU enters the interrupt service routine (ISR) when it receives the interrupt.

- 1. Read the P[n] bit in PERRPR, and/or the M[n] bit in MERRPR0, the M[n] bit in MERRPR1, to determine the source of the interrupt(s).
- 2. For each active event that you want to service:
  - (a) Read the event status bits in PDSTAT*n* and MDSTAT*n*, depending on the status bits read in the previous step to determine the event that caused the interrupt.
  - (b) Service the interrupt as required by your application.
  - (c) Write the M[n] bit in MERRCRn and the P[n] bit in PERRCR to clear corresponding status.
  - (d) Set the ALLEV bit in INTEVAL. Setting this bit reasserts the PSC interrupt to the device interrupt controller, if there are still any active interrupt events.



## 9.6 PSC Registers

Table 9-6 lists the memory-mapped registers for the PSC0 and Table 9-7 lists the memory-mapped registers for the PSC1.

Table 9-6. Power and Sleep Controller 0 (PSC0) Registers

| Address                   | Acronym              | Register Description                            | Section        |
|---------------------------|----------------------|-------------------------------------------------|----------------|
| 01C1 0000h                | REVID                | Revision Identification Register                | Section 9.6.1  |
| 01C1 0018h                | INTEVAL              | Interrupt Evaluation Register                   | Section 9.6.2  |
| 01C1 0040h                | MERRPR0              | Module Error Pending Register 0 (module 0-15)   | Section 9.6.3  |
| 01C1 0050h                | MERRCR0              | Module Error Clear Register 0 (module 0-15)     | Section 9.6.5  |
| 01C1 0060h                | PERRPR               | Power Error Pending Register                    | Section 9.6.7  |
| 01C1 0068h                | PERRCR               | Power Error Clear Register                      | Section 9.6.8  |
| 01C1 0120h                | PTCMD                | Power Domain Transition Command Register        | Section 9.6.9  |
| 01C1 0128h                | PTSTAT               | Power Domain Transition Status Register         | Section 9.6.10 |
| 01C1 0200h                | PDSTAT0              | Power Domain 0 Status Register                  | Section 9.6.11 |
| 01C1 0204h                | PDSTAT1              | Power Domain 1 Status Register                  | Section 9.6.12 |
| 01C1 0300h                | PDCTL0               | Power Domain 0 Control Register                 | Section 9.6.13 |
| 01C1 0304h                | PDCTL1               | Power Domain 1 Control Register                 | Section 9.6.14 |
| 01C1 0400h                | PDCFG0               | Power Domain 0 Configuration Register           | Section 9.6.15 |
| 01C1 0404h                | PDCFG1               | Power Domain 1 Configuration Register           | Section 9.6.16 |
| 01C1 0800h-<br>01C1 083Ch | MDSTAT0-<br>MDSTAT15 | Module Status <i>n</i> Register (modules 0-15)  | Section 9.6.17 |
| 01C1 0A00h-<br>01C1 0A3Ch | MDCTL0-<br>MDCTL15   | Module Control <i>n</i> Register (modules 0-15) | Section 9.6.18 |

Table 9-7. Power and Sleep Controller 1 (PSC1) Registers

| Address                   | Acronym              | Register Description                            | Section        |
|---------------------------|----------------------|-------------------------------------------------|----------------|
| 01E2 7000h                | REVID                | Revision Identification Register                | Section 9.6.1  |
| 01E2 7018h                | INTEVAL              | Interrupt Evaluation Register                   | Section 9.6.2  |
| 01E2 7040h                | MERRPR0              | Module Error Pending Register 0 (module 0-31)   | Section 9.6.4  |
| 01E2 7050h                | MERRCR0              | Module Error Clear Register 0 (module 0-31)     | Section 9.6.6  |
| 01E2 7060h                | PERRPR               | Power Error Pending Register                    | Section 9.6.7  |
| 01E2 7068h                | PERRCR               | Power Error Clear Register                      | Section 9.6.8  |
| 01E2 7120h                | PTCMD                | Power Domain Transition Command Register        | Section 9.6.9  |
| 01E2 7128h                | PTSTAT               | Power Domain Transition Status Register         | Section 9.6.10 |
| 01E2 7200h                | PDSTAT0              | Power Domain 0 Status Register                  | Section 9.6.11 |
| 01E2 7204h                | PDSTAT1              | Power Domain 1 Status Register                  | Section 9.6.12 |
| 01E2 7300h                | PDCTL0               | Power Domain 0 Control Register                 | Section 9.6.13 |
| 01E2 7304h                | PDCTL1               | Power Domain 1 Control Register                 | Section 9.6.14 |
| 01E2 7400h                | PDCFG0               | Power Domain 0 Configuration Register           | Section 9.6.15 |
| 01E2 7404h                | PDCFG1               | Power Domain 1 Configuration Register           | Section 9.6.16 |
| 01E2 7800h-<br>01E2 787Ch | MDSTAT0-<br>MDSTAT31 | Module Status <i>n</i> Register (modules 0-31)  | Section 9.6.17 |
| 01E2 7A00h-<br>01E2 7A7Ch | MDCTL0-<br>MDCTL31   | Module Control <i>n</i> Register (modules 0-31) | Section 9.6.19 |



#### 9.6.1 Revision Identification Register (REVID)

The revision identification register (REVID) is shown in Figure 9-1 and described in Table 9-8.

#### Figure 9-1. Revision Identification Register (REVID)



LEGEND: R = Read only; -n = value after reset

#### Table 9-8. Revision Identification Register (REVID) Field Descriptions

| Bit  | Field | Value      | Description             |
|------|-------|------------|-------------------------|
| 31-0 | REV   | 4482 5A00h | Peripheral revision ID. |

#### 9.6.2 Interrupt Evaluation Register (INTEVAL)

The interrupt evaluation register (INTEVAL) is shown in Figure 9-2 and described in Table 9-9.

#### Figure 9-2. Interrupt Evaluation Register (INTEVAL)



LEGEND: R = Read only; W= Write only; -n = value after reset

#### Table 9-9. Interrupt Evaluation Register (INTEVAL) Field Descriptions

| Bit  | Field    | Value | Description                                        |
|------|----------|-------|----------------------------------------------------|
| 31-1 | Reserved | 0     | Reserved                                           |
| 0    | ALLEV    |       | Evaluate PSC interrupt (PSCn_ALLINT).              |
|      |          | 0     | A write of 0 has no effect.                        |
|      |          | 1     | A write of 1 re-evaluates the interrupt condition. |



#### 9.6.3 PSC0 Module Error Pending Register 0 (modules 0-15) (MERRPR0)

The PSC0 module error pending register 0 (MERRPR0) is shown in Figure 9-3 and described in Table 9-10.

Figure 9-3. PSC0 Module Error Pending Register 0 (MERRPR0)



LEGEND: R = Read only; -n = value after reset

#### Table 9-10. PSC0 Module Error Pending Register 0 (MERRPR0) Field Descriptions

| Bit   | Field    | Value | Description                                                                                             |
|-------|----------|-------|---------------------------------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                                                |
| 15    | M[15]    |       | Module interrupt status bit for module 15 (DSP).                                                        |
|       |          | 0     | Module 15 does not have an error condition.                                                             |
|       |          | 1     | Module 15 has an error condition. See the module status 15 register (MDSTAT15) for the error condition. |
| 14    | M[14]    |       | Module interrupt status bit for module 14 (ARM).                                                        |
|       |          | 0     | Module 14 does not have an error condition.                                                             |
|       |          | 1     | Module 14 has an error condition. See the module status 14 register (MDSTAT14) for the error condition. |
| 13-0  | Reserved | 0     | Reserved                                                                                                |

## 9.6.4 PSC1 Module Error Pending Register 0 (modules 0-31) (MERRPR0)

The PSC1 module error pending register 0 (MERRPR0) is shown in Figure 9-4.

#### Figure 9-4. PSC1 Module Error Pending Register 0 (MERRPR0)



LEGEND: R = Read only; -n = value after reset



## 9.6.5 PSC0 Module Error Clear Register 0 (modules 0-15) (MERRCR0)

The PSC0 module error clear register 0 (MERRCR0) is shown in Figure 9-5 and described in Table 9-11.

Figure 9-5. PSC0 Module Error Clear Register 0 (MERRCR0)



LEGEND: R = Read only; W = Write only; -n = value after reset

#### Table 9-11. PSC0 Module Error Clear Register 0 (MERRCR0) Field Descriptions

| Bit   | Field    | Value | Description                                                                                                                                                                      |
|-------|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-16 | Reserved | 0     | Reserved                                                                                                                                                                         |
| 15    | M[15]    |       | Clears the interrupt status bit (M[15]) set in the PSC0 module error pending register 0 (MERRPR0) and the interrupt status bits set in the module status 15 register (MDSTAT15). |
|       |          | 0     | A write of 0 has no effect.                                                                                                                                                      |
|       |          | 1     | A write of 1 clears the M[15] bit in MERRPR0 and the EMUIHB and EMURST bits in MDSTAT15.                                                                                         |
| 14    | M[14]    |       | Clears the interrupt status bit (M[14]) set in the PSC0 module error pending register 0 (MERRPR0) and the interrupt status bits set in the module status 14 register (MDSTAT14). |
|       |          | 0     | A write of 0 has no effect.                                                                                                                                                      |
|       |          | 1     | A write of 1 clears the M[14] bit in MERRPR0 and the EMUIHB and EMURST bits in MDSTAT14.                                                                                         |
| 13-0  | Reserved | 0     | Reserved                                                                                                                                                                         |

#### 9.6.6 PSC1 Module Error Clear Register 0 (modules 0-31) (MERRCR0)

The PSC1 module error clear register 0 (MERRCR0) is shown in Figure 9-6.

#### Figure 9-6. PSC1 Module Error Clear Register 0 (MERRCR0)



LEGEND: R = Read only; -n = value after reset



#### 9.6.7 Power Error Pending Register (PERRPR)

The power error pending register (PERRPR) is shown in Figure 9-7 and described in Table 9-12.

#### Figure 9-7. Power Error Pending Register (PERRPR)



LEGEND: R = Read only; -n = value after reset

#### Table 9-12. Power Error Pending Register (PERRPR) Field Descriptions

| Bit  | Field    | Value | Description                                                                                                               |
|------|----------|-------|---------------------------------------------------------------------------------------------------------------------------|
| 31-2 | Reserved | 0     | Reserved                                                                                                                  |
| 1    | P[1]     |       | RAM/Pseudo (PD1) power domain interrupt status.                                                                           |
|      |          | 0     | RAM/Pseudo power domain does not have an error condition.                                                                 |
|      |          | 1     | RAM/Pseudo power domain has an error condition. See the power domain 1 status register (PDSTAT1) for the error condition. |
| 0    | Reserved | 0     | Reserved                                                                                                                  |

#### 9.6.8 Power Error Clear Register (PERRCR)

The power error clear register (PERRCR) is shown in Figure 9-8 and described in Table 9-13.

#### Figure 9-8. Power Error Clear Register (PERRCR)



LEGEND: R = Read only; W = Write only; -n = value after reset

#### Table 9-13. Power Error Clear Register (PERRCR) Field Descriptions

| Bit  | Field    | Value | Description                                                                                                                                                             |
|------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-2 | Reserved | 0     | Reserved                                                                                                                                                                |
| 1    | P[1]     |       | Clears the interrupt status bit (P) set in the power error pending register (PERRPR) and the interrupt status bits set in the power domain 1 status register (PDSTAT1). |
|      |          | 0     | A write of 0 has no effect.                                                                                                                                             |
|      |          | 1     | A write of 1 clears the P bit in PERRPR and the interrupt status bits in PDSTAT1.                                                                                       |
| 0    | Reserved | 0     | Reserved                                                                                                                                                                |



## 9.6.9 Power Domain Transition Command Register (PTCMD)

The power domain transition command register (PTCMD) is shown in Figure 9-9 and described in Table 9-14.

Figure 9-9. Power Domain Transition Command Register (PTCMD)



LEGEND: R = Read only; W = Write only; -n = value after reset

#### Table 9-14. Power Domain Transition Command Register (PTCMD) Field Descriptions

| Bit  | Field    | Value | Description                                                                                                                                                                                                                                                                                                                                                                           |
|------|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-2 | Reserved | 0     | Reserved                                                                                                                                                                                                                                                                                                                                                                              |
| 1    | GO[1]    |       | RAM/Pseudo (PD1) power domain GO transition command.                                                                                                                                                                                                                                                                                                                                  |
|      |          | 0     | A write of 0 has no effect.                                                                                                                                                                                                                                                                                                                                                           |
|      |          | 1     | A write of 1 causes the PSC to evaluate all the NEXT fields relevant to this power domain (including PDCTL.NEXT for this domain, and MDCTL.NEXT for all the modules residing on this domain). If any of the NEXT fields are not matching the corresponding current state (PDSTAT.STATE, MDSTAT.STATE), the PSC will transition those respective domain/modules to the new NEXT state. |
| 0    | GO[0]    |       | Always ON (PD0) power domain GO transition command.                                                                                                                                                                                                                                                                                                                                   |
|      |          | 0     | A write of 0 has no effect.                                                                                                                                                                                                                                                                                                                                                           |
|      |          | 1     | A write of 1 causes the PSC to evaluate all the NEXT fields relevant to this power domain (including MDCTL.NEXT for all the modules residing on this domain). If any of the NEXT fields are not matching the corresponding current state (MDSTAT.STATE), the PSC will transition those respective domain/modules to the new NEXT state.                                               |



## 9.6.10 Power Domain Transition Status Register (PTSTAT)

The power domain transition status register (PTSTAT) is shown in Figure 9-10 and described in Table 9-15 .

Figure 9-10. Power Domain Transition Status Register (PTSTAT)



LEGEND: R = Read only; -n = value after reset

#### Table 9-15. Power Domain Transition Status Register (PTSTAT) Field Descriptions

| Bit  | Field     | Value | Description                                                                                                                                     |
|------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-2 | Reserved  | 0     | Reserved                                                                                                                                        |
| 1    | GOSTAT[1] |       | RAM/Pseudo (PD1) power domain transition status.                                                                                                |
|      |           | 0     | No transition in progress.                                                                                                                      |
|      |           | 1     | RAM/Pseudo power domain is transitioning (that is, either the power domain is transitioning or modules in this power domain are transitioning). |
| 0    | GOSTAT[0] |       | Always ON (PD0) power domain transition status.                                                                                                 |
|      |           | 0     | No transition in progress.                                                                                                                      |
|      |           | 1     | Modules in Always ON power domain are transitioning. Always On power domain is transitioning.                                                   |



## 9.6.11 Power Domain 0 Status Register (PDSTAT0)

The power domain 0 status register (PDSTAT0) is shown in Figure 9-11 and described in Table 9-16.

Figure 9-11. Power Domain 0 Status Register (PDSTAT0)



LEGEND: R = Read only; -n = value after reset

## Table 9-16. Power Domain 0 Status Register (PDSTAT0) Field Descriptions

| Bit   | Field    | Value   | Description                                                                                                                           |
|-------|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------|
| 31-12 | Reserved | 0       | Reserved                                                                                                                              |
| 11    | EMUIHB   |         | Emulation alters domain state.                                                                                                        |
|       |          | 0       | Interrupt is not active. No emulation altering user-desired power domain states.                                                      |
|       |          | 1       | Interrupt is active. Emulation alters user-desired power domain state.                                                                |
| 10    | Reserved | 0       | Reserved                                                                                                                              |
| 9     | PORDONE  |         | Power_On_Reset (POR) Done status                                                                                                      |
|       |          | 0       | Power domain POR is not done.                                                                                                         |
|       |          | 1       | Power domain POR is done.                                                                                                             |
| 8     | POR      |         | Power Domain Power_On_Reset (POR) status. This bit reflects the POR status for this power domain including all modules in the domain. |
|       |          | 0       | Power domain POR is asserted.                                                                                                         |
|       |          | 1       | Power domain POR is de-asserted.                                                                                                      |
| 7-5   | Reserved | 0       | Reserved                                                                                                                              |
| 4-0   | STATE    | 0-1Fh   | Power Domain Status.                                                                                                                  |
|       |          | 0       | Power domain is in the off state.                                                                                                     |
|       |          | 1h      | Power domain is in the on state.                                                                                                      |
|       |          | 2h-Fh   | Reserved                                                                                                                              |
|       |          | 10h-1Ah | Power domain is in transition.                                                                                                        |
|       |          | 1Bh-1Fh | Reserved                                                                                                                              |



## 9.6.12 Power Domain 1 Status Register (PDSTAT1)

The power domain 1 status register (PDSTAT1) is shown in Figure 9-12 and described in Table 9-17.

Figure 9-12. Power Domain 1 Status Register (PDSTAT1)



LEGEND: R = Read only; -n = value after reset

## Table 9-17. Power Domain 1 Status Register (PDSTAT1) Field Descriptions

| Bit   | Field    | Value   | Description                                                                                                                           |
|-------|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------|
| 31-12 | Reserved | 0       | Reserved                                                                                                                              |
| 11    | EMUIHB   |         | Emulation alters domain state.                                                                                                        |
|       |          | 0       | Interrupt is not active. No emulation altering user-desired power domain states.                                                      |
|       |          | 1       | Interrupt is active. Emulation alters user-desired power domain state.                                                                |
| 10    | Reserved | 0       | Reserved                                                                                                                              |
| 9     | PORDONE  |         | Power_On_Reset (POR) Done status                                                                                                      |
|       |          | 0       | Power domain POR is not done.                                                                                                         |
|       |          | 1       | Power domain POR is done.                                                                                                             |
| 8     | POR      |         | Power Domain Power_On_Reset (POR) status. This bit reflects the POR status for this power domain including all modules in the domain. |
|       |          | 0       | Power domain POR is asserted.                                                                                                         |
|       |          | 1       | Power domain POR is de-asserted.                                                                                                      |
| 7-5   | Reserved | 0       | Reserved                                                                                                                              |
| 4-0   | STATE    | 0-1Fh   | Power Domain Status.                                                                                                                  |
|       |          | 0       | Power domain is in the off state.                                                                                                     |
|       |          | 1h      | Power domain is in the on state.                                                                                                      |
|       |          | 2h-Fh   | Reserved                                                                                                                              |
|       |          | 10h-1Ah | Power domain is in transition.                                                                                                        |
|       |          | 1Bh-1Fh | Reserved                                                                                                                              |



# 9.6.13 Power Domain 0 Control Register (PDCTL0)

The power domain 0 control register (PDCTL0) is shown in Figure 9-13 and described in Table 9-18.

## Figure 9-13. Power Domain 0 Control Register (PDCTL0)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 9-18. Power Domain 0 Control Register (PDCTL0) Field Descriptions

| Bit   | Field    | Value | Description                                                                                                                                                              |
|-------|----------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-24 | Reserved | 0     | Reserved                                                                                                                                                                 |
| 23-16 | WAKECNT  | 0-FFh | RAM wake count delay value. Not recommended to change the default value (1Fh). Bits 23-30: GOOD2ACCESS wake delay. Bits 19-16: ON2GOOD wake delay.                       |
| 15-12 | PDMODE   | 0-Fh  | Power down mode.                                                                                                                                                         |
|       |          | 0-Eh  | Reserved                                                                                                                                                                 |
|       |          | Fh    | Core on, RAM array on, RAM periphery on.                                                                                                                                 |
| 11-10 | Reserved | 0     | Reserved                                                                                                                                                                 |
| 9     | EMUIHBIE |       | Emulation alters power domain state interrupt enable.                                                                                                                    |
|       |          | 0     | Disable interrupt.                                                                                                                                                       |
|       |          | 1     | Enable interrupt.                                                                                                                                                        |
| 8     | Reserved | 1     | Reserved                                                                                                                                                                 |
| 7-1   | Reserved | 0     | Reserved                                                                                                                                                                 |
| 0     | NEXT     |       | Power domain next state. For Always ON power domain this bit is read/write, but writes have no effect since internally this power domain always remains in the on state. |
|       |          | 0     | Power domain off.                                                                                                                                                        |
|       |          | 1     | Power domain on.                                                                                                                                                         |



## 9.6.14 Power Domain 1 Control Register (PDCTL1)

The power domain 1 control register (PDCTL1) is shown in Figure 9-14 and described in Table 9-19.

## Figure 9-14. Power Domain 1 Control Register (PDCTL1)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 9-19. Power Domain 1 Control Register (PDCTL1) Field Descriptions

| Bit                                                               | Field                                         | Value                                                          | Description                                                                                                                                        |  |
|-------------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31-24                                                             | Reserved                                      | 0                                                              | Reserved                                                                                                                                           |  |
| 23-16                                                             | WAKECNT                                       | 0-FFh                                                          | RAM wake count delay value. Not recommended to change the default value (1Fh). Bits 23-30: GOOD2ACCESS wake delay. Bits 19-16: ON2GOOD wake delay. |  |
| 15-12                                                             | PDMODE                                        | 0-Fh                                                           | Power down mode.                                                                                                                                   |  |
|                                                                   | 0 Core off, RAM array off, RAM periphery off. |                                                                | Core off, RAM array off, RAM periphery off.                                                                                                        |  |
| 1h Core off, RAM array retention, RAM periphery off (deep sleep). |                                               | Core off, RAM array retention, RAM periphery off (deep sleep). |                                                                                                                                                    |  |
|                                                                   |                                               | 2h-3h                                                          | Reserved                                                                                                                                           |  |
|                                                                   |                                               | 4h                                                             | Core retention, RAM array off, RAM periphery off.                                                                                                  |  |
|                                                                   |                                               | 5h                                                             | Core retention, RAM array retention, RAM periphery off (deep sleep).                                                                               |  |
|                                                                   | Reserved                                      |                                                                |                                                                                                                                                    |  |
|                                                                   | 8h Core on, RAM array off, RAM periphery off. |                                                                |                                                                                                                                                    |  |
|                                                                   |                                               | 9h                                                             | Core on, RAM array retention, RAM periphery off (deep sleep).                                                                                      |  |
|                                                                   |                                               | Ah                                                             | Core on, RAM array retention, RAM periphery off (light sleep).                                                                                     |  |
|                                                                   |                                               | Bh                                                             | Core on, RAM array retention, RAM periphery on.                                                                                                    |  |
|                                                                   |                                               | Ch-Eh                                                          | Reserved                                                                                                                                           |  |
|                                                                   |                                               | Fh                                                             | Core on, RAM array on, RAM periphery on.                                                                                                           |  |
| 11-10                                                             | Reserved                                      | 0                                                              | Reserved                                                                                                                                           |  |
| 9                                                                 | EMUIHBIE                                      |                                                                | Emulation alters power domain state interrupt enable.                                                                                              |  |
|                                                                   |                                               | 0                                                              | Disable interrupt.                                                                                                                                 |  |
|                                                                   |                                               | 1                                                              | Enable interrupt.                                                                                                                                  |  |
| 8                                                                 | Reserved                                      | 1                                                              | Reserved                                                                                                                                           |  |
| 7-1                                                               | Reserved                                      | 0                                                              | Reserved                                                                                                                                           |  |
| 0                                                                 | NEXT                                          | User-desired power domain next state.                          |                                                                                                                                                    |  |
|                                                                   |                                               | 0                                                              | Power domain off.                                                                                                                                  |  |
|                                                                   |                                               | 1                                                              | Power domain on.                                                                                                                                   |  |



## 9.6.15 Power Domain 0 Configuration Register (PDCFG0)

The power domain 0 configuration register (PDCFG0) is shown in Figure 9-15 and described in Table 9-20.

Figure 9-15. Power Domain 0 Configuration Register (PDCFG0)



LEGEND: R = Read only; -n = value after reset

#### Table 9-20. Power Domain 0 Configuration Register (PDCFG0) Field Descriptions

| Bit  | Field    | Value | Description                                                           |  |
|------|----------|-------|-----------------------------------------------------------------------|--|
| 31-4 | Reserved | 0     | Reserved                                                              |  |
| 3    | PD_LOCK  |       | PDCTL.NEXT lock. For Always ON power domain this bit is a don't care. |  |
|      |          | 0     | PDCTL.NEXT bit is locked and cannot be changed in software.           |  |
|      |          | 1     | PDCTL.NEXT bit is not locked.                                         |  |
| 2    | ICEPICK  |       | IcePick support.                                                      |  |
|      |          | 0     | Not present                                                           |  |
|      |          | 1     | Present                                                               |  |
| 1    | RAM_PSM  |       | RAM power domain.                                                     |  |
|      |          | 0     | Not a RAM power domain.                                               |  |
|      |          | 1     | RAM power domain.                                                     |  |
| 0    | ALWAYSON |       | Always ON power domain.                                               |  |
|      |          | 0     | Not an Always ON power domain.                                        |  |
|      |          | 1     | Always ON power domain.                                               |  |



## 9.6.16 Power Domain 1 Configuration Register (PDCFG1)

The power domain 1 configuration register (PDCFG1) is shown in Figure 9-16 and described in Table 9-21.

Figure 9-16. Power Domain 1 Configuration Register (PDCFG1)



LEGEND: R = Read only; -n = value after reset

#### Table 9-21. Power Domain 1 Configuration Register (PDCFG1) Field Descriptions

| Bit  | Field    | Value | Description                                                           |  |
|------|----------|-------|-----------------------------------------------------------------------|--|
| 31-4 | Reserved | 0     | Reserved                                                              |  |
| 3    | PD_LOCK  |       | PDCTL.NEXT lock. For Always ON power domain this bit is a don't care. |  |
|      |          | 0     | PDCTL.NEXT bit is locked and cannot be changed in software.           |  |
|      |          | 1     | PDCTL.NEXT bit is not locked.                                         |  |
| 2    | ICEPICK  |       | IcePick support.                                                      |  |
|      |          | 0     | Not present                                                           |  |
|      |          | 1     | Present                                                               |  |
| 1    | RAM_PSM  |       | RAM power domain.                                                     |  |
|      |          | 0     | Not a RAM power domain.                                               |  |
|      |          | 1     | RAM power domain.                                                     |  |
| 0    | ALWAYSON |       | Always ON power domain.                                               |  |
|      |          | 0     | Not an Always ON power domain.                                        |  |
|      |          | 1     | Always ON power domain.                                               |  |



## 9.6.17 Module Status n Register (MDSTATn)

The module status *n* register (MDSTAT*n*) is shown in Figure 9-17 and described in Table 9-22.

## Figure 9-17. Module Status *n* Register (MDSTAT*n*)



LEGEND: R = Read only; -n = value after reset

#### Table 9-22. Module Status n Register (MDSTATn) Field Descriptions

| Bit                                                                 | Field    | Value                                                       | Description                                                                                                                                                                                                                    |  |  |
|---------------------------------------------------------------------|----------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 31-18                                                               | Reserved | 0                                                           | Reserved                                                                                                                                                                                                                       |  |  |
| 17 EMUIHB                                                           |          |                                                             | Emulation alters module state. This bit applies to ARM module (module 14) and DSP module (module 15). This field is 0 for all other modules.                                                                                   |  |  |
|                                                                     |          | 0                                                           | No emulation altering user-desired module state programmed in the NEXT bit in the module control 14 register (MDCTL14) and the module control 15 register (MDCTL15).                                                           |  |  |
|                                                                     |          | 1                                                           | Emulation altered user-desired state programmed in the NEXT bit in MDCTL14 and MDCTL15. If you desire to generate a PSCINT upon this event, you must set the EMUIHBIE bit in MDCTL14 and MDCTL15.                              |  |  |
| 16                                                                  | EMURST   |                                                             | Emulation alters module reset. This bit applies to ARM module (module 14) and DSP module (module 15). This field is 0 for all other modules.                                                                                   |  |  |
|                                                                     |          | 0                                                           | No emulation altering user-desired module reset state.                                                                                                                                                                         |  |  |
|                                                                     |          | 1                                                           | Emulation altered user-desired module reset state. If you desire to generate a PSCINT upon this event, you must set the EMURSTIE bit in the module control 14 register (MDCTL14) and the module control 15 register (MDCTL15). |  |  |
| 15-13                                                               | Reserved | 0                                                           | Reserved                                                                                                                                                                                                                       |  |  |
| 12                                                                  | MCKOUT   |                                                             | Module clock output status. Shows status of module clock.                                                                                                                                                                      |  |  |
|                                                                     |          | 0                                                           | Module clock is off.                                                                                                                                                                                                           |  |  |
|                                                                     |          | 1                                                           | Module clock is on.                                                                                                                                                                                                            |  |  |
| 11                                                                  | Reserved | 1                                                           | Reserved                                                                                                                                                                                                                       |  |  |
| 10 MRST Module reset status. Reflects actual state of module reset. |          | Module reset status. Reflects actual state of module reset. |                                                                                                                                                                                                                                |  |  |
|                                                                     |          | 0                                                           | Module reset is asserted.                                                                                                                                                                                                      |  |  |
|                                                                     |          | 1                                                           | Module reset is de-asserted.                                                                                                                                                                                                   |  |  |
| 9 LRSTDONE                                                          |          |                                                             | Local reset done. Software is responsible for checking if local reset is done before accessing this module. This bit applies to ARM module (module 14) and DSP module (module 15). This field is 1 for all other modules.      |  |  |
|                                                                     |          | 0                                                           | Local reset is not done.                                                                                                                                                                                                       |  |  |
|                                                                     |          | 1                                                           | Local reset is done.                                                                                                                                                                                                           |  |  |
| 8                                                                   | LRST     |                                                             | Module local reset status. This bit applies to ARM module (module 14) and DSP module (module 15).                                                                                                                              |  |  |
|                                                                     |          | 0                                                           | Local reset is asserted.                                                                                                                                                                                                       |  |  |
|                                                                     |          | 1                                                           | Local reset is de-asserted.                                                                                                                                                                                                    |  |  |
| 7-6                                                                 | Reserved | 0                                                           | Reserved                                                                                                                                                                                                                       |  |  |
| 5-0                                                                 | STATE    | 0-3Fh                                                       | Module state status: indicates current module status.                                                                                                                                                                          |  |  |
|                                                                     |          | 0                                                           | SwRstDisable state                                                                                                                                                                                                             |  |  |
|                                                                     |          | 1h                                                          | SyncReset state                                                                                                                                                                                                                |  |  |
|                                                                     |          | 2h                                                          | Disable state                                                                                                                                                                                                                  |  |  |
|                                                                     |          | 3h                                                          | Enable state                                                                                                                                                                                                                   |  |  |
|                                                                     |          | 4h-3Fh                                                      | Indicates transition                                                                                                                                                                                                           |  |  |



#### 9.6.18 PSC0 Module Control n Register (modules 0-15) (MDCTLn)

The PSC0 module control *n* register (MDCTL*n*) is shown in Figure 9-18 and described in Table 9-23.

#### Figure 9-18. PSC0 Module Control n Register (MDCTLn)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 9-23. PSC0 Module Control n Register (MDCTLn) Field Descriptions

| Bit   | Field    | Value                                                                                                           | Description                                                                                                                                                                                                                                                                                          |  |  |  |
|-------|----------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 31    | FORCE    |                                                                                                                 | Force enable. This bit forces the module state programmed in the NEXT bit in the module control 14 register (MDCTL14) and the module control 15 register (MDCTL15), ignoring and bypassing all the clock stop request handshakes managed by the PSC to change the state of the clocks to the module. |  |  |  |
|       |          |                                                                                                                 | Note: It is <b>not</b> recommended to use the FORCE bit to disable the module clock, unless specified.                                                                                                                                                                                               |  |  |  |
|       |          | 0                                                                                                               | Force is disabled.                                                                                                                                                                                                                                                                                   |  |  |  |
|       |          | 1                                                                                                               | Force is enabled.                                                                                                                                                                                                                                                                                    |  |  |  |
| 30-11 | Reserved | 0                                                                                                               | Reserved                                                                                                                                                                                                                                                                                             |  |  |  |
| 10    | EMUIHBIE |                                                                                                                 | Interrupt enable for emulation alters module state. This bit applies to ARM module (module 14) and DSP module (module 15).                                                                                                                                                                           |  |  |  |
|       |          | 0                                                                                                               | Disable interrupt.                                                                                                                                                                                                                                                                                   |  |  |  |
|       |          | 1                                                                                                               | Enable interrupt.                                                                                                                                                                                                                                                                                    |  |  |  |
| 9     | EMURSTIE | Interrupt enable for emulation alters reset. This bit applies to ARM module (module 14) and module (module 15). |                                                                                                                                                                                                                                                                                                      |  |  |  |
|       |          | 0                                                                                                               | Disable interrupt.                                                                                                                                                                                                                                                                                   |  |  |  |
|       |          | 1                                                                                                               | Enable interrupt.                                                                                                                                                                                                                                                                                    |  |  |  |
| 8     | LRST     |                                                                                                                 | Module local reset control. This bit applies to ARM module (module 14) and DSP module (module 15).                                                                                                                                                                                                   |  |  |  |
|       |          | 0                                                                                                               | Assert local reset                                                                                                                                                                                                                                                                                   |  |  |  |
|       |          | 1                                                                                                               | De-assert local reset                                                                                                                                                                                                                                                                                |  |  |  |
| 7-3   | Reserved | 0                                                                                                               | Reserved                                                                                                                                                                                                                                                                                             |  |  |  |
| 2-0   | NEXT     | 0-3h                                                                                                            | Module next state.                                                                                                                                                                                                                                                                                   |  |  |  |
|       |          | 0                                                                                                               | SwRstDisable state                                                                                                                                                                                                                                                                                   |  |  |  |
|       |          | 1h                                                                                                              | SyncReset state                                                                                                                                                                                                                                                                                      |  |  |  |
|       |          | 2h                                                                                                              | Disable state                                                                                                                                                                                                                                                                                        |  |  |  |
|       |          | 3h                                                                                                              | Enable state                                                                                                                                                                                                                                                                                         |  |  |  |



# 9.6.19 PSC1 Module Control n Register (modules 0-31) (MDCTLn)

The PSC1 module control *n* register (MDCTL*n*) is shown in Figure 9-19 and described in Table 9-24.

## Figure 9-19. PSC1 Module Control n Register (MDCTLn)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 9-24. PSC1 Module Control n Register (MDCTLn) Field Descriptions

| Bit  | Field    | Value | Description                                                                                                                                                                                                                                                                                          |  |
|------|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 31   | FORCE    |       | Force enable. This bit forces the module state programmed in the NEXT bit in the module control 14 register (MDCTL14) and the module control 15 register (MDCTL15), ignoring and bypassing all the clock stop request handshakes managed by the PSC to change the state of the clocks to the module. |  |
|      |          |       | Note: It is <b>not</b> recommended to use the FORCE bit to disable the module clock, unless specified.                                                                                                                                                                                               |  |
|      |          | 0     | Force is disabled.                                                                                                                                                                                                                                                                                   |  |
|      |          | 1     | Force is enabled.                                                                                                                                                                                                                                                                                    |  |
| 30-3 | Reserved | 0     | Reserved                                                                                                                                                                                                                                                                                             |  |
| 2-0  | NEXT     | 0-3h  | Module next state.                                                                                                                                                                                                                                                                                   |  |
|      |          | 0     | SwRstDisable state                                                                                                                                                                                                                                                                                   |  |
|      |          | 1h    | SyncReset state                                                                                                                                                                                                                                                                                      |  |
|      |          | 2h    | Disable state                                                                                                                                                                                                                                                                                        |  |
|      |          | 3h    | Enable state                                                                                                                                                                                                                                                                                         |  |



# Power Management

**Topic** Page 10.1 Introduction 142 10.4 10.5 10.7 10.8 10.9 



Introduction www.ti.com

#### 10.1 Introduction

Power management is an important aspect for most embedded applications. For several applications and target markets, there may be a specific power budget and requirements to minimize power consumption for both power supply sizing and battery life considerations. Additionally, lower power consumption results in more optimal and efficient designs from cost, design, and energy perspectives. This device has several means of managing the power consumption. This chapter discusses the various power management features.

#### 10.2 Power Consumption Overview

Power consumed by semiconductor devices has two components: dynamic and static. This can be shown as:

$$Ptotal = P_{dynamic} + P_{static}$$

The dynamic power is the power consumed to perform work when the device is in active modes (clocks applied, busses, and I/O switching), that is, analog circuits changing states. The dynamic power is defined by:

$$P_{dynamic} = Capacitance \times Voltage^2 \times Frequency$$

From the above formula, the dynamic power scales with the clock frequency (device/module frequency for core operations and switching frequency for I/O). Dynamic power can be reduced by controlling the clocks in such a way as to either operate at a clock setting just high enough to complete the required operation in the required timeline or to run at a clock setting until the work is complete and then drastically reduce the clock frequency or cut off the clocks until additional work must be performed.

In the formula, the dynamic power varies with the voltage squared, so the voltage of operations has significant impact on overall power consumption and, thus, on the battery life. Dynamic power can be reduced by scaling the operating voltage, when the performance requirements are not that high and the device can be operated at a corresponding lower frequency.

The capacitance is the capacitance of the switching nodes, or the load capacitances on the switching I/O pins.

The static power, as the name suggests, is independent of the switching frequency of the logic. It can be shown as:

$$P_{\text{static}} = f_{\text{(leakage current)}}$$

It is essentially a function of the "leakage", or the power consumed by the logic when it is not switching or is not performing any work. Leakage current is dependent mostly on the manufacturing process used, the size of the die, etc. Leakage current is unavoidable while power is applied and scales roughly with the operating junction temperatures. Leakage power can only be avoided by removing power completely from a device or subsystem. The static power consumption plays a significant role in the Standby Modes (when the application is not running and in a dormant state) and plays an important role in the battery life for portable applications, etc.

#### 10.3 PSC and PLLC Overview

The power and sleep controller (PSC) module plays an important role in managing the enabling/disabling of the clocks to the core and various peripheral modules. The PSC provides a granular support to turn on/off clocks on a module by module basis. Similarly, the two PLL controllers (PLLC0 and PLLC1) play an important role in device and module clock generation, and manage the frequency scaling operations for the device. Together these modules play a significant role in managing the clocks from a power management feature standpoint. For detailed information on the PSC, see Chapter 9. For detailed information on the PLLC0 and PLLC1, see Chapter 7 and Chapter 8.



www.ti.com Features

#### 10.4 Features

This device has several means of managing power consumption, as detailed in the subsequent sections. This device uses the state-of-the-art 65 nm process, which provides a good balance on power and performance, providing high-performance transistors with relatively less leakage current and, thereby, low standby-power consumption modes.

There are several features in design as well as user driven software control to reduce dynamic power consumption. The design features (not under user control) include a power optimized clock tree design to reduce overall clock tree power consumption and automatic clock gating in several modules when the logic in the modules is not active.

The on-chip power and sleep controller (PSC) module provides granular software controlled module level clock gating, which reduces both clock tree and module power by basically disabling the clocks when the modules are not being used. Clock management also allows you to slow down the clocks, to reduce the dynamic power.

Table 10-1 describes the power management features.

**Table 10-1. Power Management Features** 

| Power Management                                   | Description                                                                                                                                                                                           | Features                                                                                                                                                  |
|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                    | Clock Management                                                                                                                                                                                      |                                                                                                                                                           |
| PLL bypass and power-down                          | Both PLLs can be powered-down and run in bypass mode when not in use.                                                                                                                                 | Reduces the dynamic power consumption of the core.                                                                                                        |
| Module clock ON                                    | Module clocks can be turned on/off without requiring reconfiguring the registers.                                                                                                                     | Reduces the dynamic power consumption of the core and I/O (if any free running I/O clocks).                                                               |
|                                                    | Core Sleep Managemen                                                                                                                                                                                  | t                                                                                                                                                         |
| ARM subsystem sleep modes                          | The ARM CPU can be put in sleep mode.<br>Additionally, the ARM subsystem clock can be<br>completely gated when not in use.                                                                            | Reduces the dynamic power consumption.                                                                                                                    |
| DSP subsystem sleep mode                           | The DSP CPU can be put in sleep (IDLE) mode. Additionally, the DSP subsystem clock can be completely gated when not in use.                                                                           | Reduces the dynamic power consumption.                                                                                                                    |
|                                                    | Voltage Management                                                                                                                                                                                    |                                                                                                                                                           |
| RTC-only mode                                      | Allows removing power from all core and I/O supply and just have the real-time clock (RTC) running.                                                                                                   | Reduces the dynamic and static power for standby modes that require only the RTC to be functional.                                                        |
|                                                    | Dynamic Voltage and Frequency                                                                                                                                                                         | y Scaling                                                                                                                                                 |
| Dynamic Voltage and<br>Frequency Scaling<br>(DVFS) | The operating voltage and frequency of the device can be dynamically scaled to meet the requirements of the application.                                                                              | Reduces the dynamic power consumption of the core and I/O as well as standby power                                                                        |
|                                                    | System/Device Sleep Manage                                                                                                                                                                            | ement                                                                                                                                                     |
| Deep Sleep Mode                                    | All internal clocks of the device can be turned on/off at the MXI/CLKIN level. The deep sleep function can be controlled externally through the DEESLEEP pin or internally through the RTC_ALARM pin. | Reduces the dynamic power consumption of the core and I/O.                                                                                                |
|                                                    | Peripheral I/O Power Manage                                                                                                                                                                           | ement                                                                                                                                                     |
| USB PHY power-down                                 | The USB2.0 PHY can be powered-down.                                                                                                                                                                   | Minimizes the USB2.0 I/O power consumption when not in use.                                                                                               |
| DDR2/mDDR<br>self-refresh mode                     | Allows memory to retain its contents while the rest of the system is powered down.                                                                                                                    | mDDR and DDR2 can be clock gated to reduce the dynamic power consumption or the entire device can be powered down to reduce the static power consumption. |
| SATA PHY power-down                                | The SATA PHY can be placed in standby mode.                                                                                                                                                           | Minimizes the SATA I/O power consumption when not in use.                                                                                                 |
| LVCMOS I/O buffer receiver disable                 | LVCMOS I/O buffer receivers are disabled.                                                                                                                                                             | Minimizes the I/O power consumption.                                                                                                                      |
| Internal pull-up and pull-down resistor control    | The internal pull-ups and pull-downs are enabled/disabled by groups.                                                                                                                                  | Reduces the I/O leakage power.                                                                                                                            |



Clock Management www.ti.com

#### 10.5 Clock Management

#### 10.5.1 Module Clock ON/OFF

The module clock on/off feature allows software to disable clocks to module individually, in order to reduce the module's dynamic/switching power consumption down to zero. This device is designed in full static CMOS; thus, when a module clock stops, the module's state is preserved and retained. When the clock is restarted, the module resumes operating from the stopping point.

**NOTE:** Stopping clocks to a module only affects dynamic power consumption, it does not affect static power consumption of the module or the device.

The power and sleep controller (PSC) module controls module clock gating. If a module's clock(s) is stopped while being accessed, the access may not occur, and it can potentially result in unexpected behavior. The PSC provides some protection against such erroneous conditions by monitoring the internal bus activity to ensure there are no accesses to the module from the internal bus, before allowing module's internal clock to be gated. However, it is still recommended that software must ensure that all of the transactions to the module are finished prior to disabling the clocks.

The procedure to turn module clocks on/off using the PSC is described in Chapter 9.

**NOTE:** To preserve the state of the module, the module state in the PSC must be set to Disable. In this state, the module reset is not asserted and only the module clock is turned off.

Furthermore, special consideration must be given to DSP/ARM clock on/off. The procedure to turn the core clock on/off is further described in Section 10.7.4.

Additionally some peripherals implement additional power saving features by automatically shutting of clock to components within the module, when the logic is not active. This is transparent to you, but reduces overall dynamic power consumption when modules are not active.

#### 10.5.2 Module Clock Frequency Scaling

Module clock frequency is scalable by programming the PLL multiply and divide parameters. Additionally, some modules might also have internal clock dividers. Reducing the clock frequency reduces the dynamic/switching power consumption, which scales linearly with frequency.

Chapter 7 details the clocking structure of the device. Chapter 8 describes how to program the PLL0 and PLL1 frequency and the frequency constraints.

144 Power Management SPRUGM7D-April 2010



#### 10.5.3 PLL Bypass and Power Down

You can bypass each PLL in this device. Bypassing the PLL sends a bypass clock instead of the PLL VCO output (PLLOUT) to the system clocks of the PLLC. For PLLC0, the bypass clock is selected from either the PLL reference clock (MXI/CLKIN) or PLL1\_SYSCLK3. For PLLC1, the bypass clock is always MXI/CLKIN. The MXI/CLKIN frequency is typically, at most, up to 50 MHZ.

You can use the MXI/CLKIN bypass mode to reduce the core and module clock frequencies to very low maintenance levels without using the PLL during periods of very low system activity. This can lower the overall dynamic power consumption, which is linearly proportional to the frequency.

When the PLL controller is placed in bypass mode, the PLL retains its frequency lock. This allows you to switch between bypass mode and PLL mode without having to wait for the PLL to relock. However, keeping the PLL locked consumes power. You can also power-down the PLL when bypassing it to minimize the overall power consumed by the PLL module. The advantage of bypassing the PLL without powering it down is that you do not have to incur the PLL lock time when switching back to a normal operating level.

Chapter 7 and Chapter 8 describe PLL bypass and PLL power down.

#### 10.6 ARM Sleep Mode Management

#### 10.6.1 ARM Wait-For-Interrupt Sleep Mode

The ARM module can be put into a low-power state using a special sleep mode called wait-for-interrupt (WFI). When the wait-for-interrupt mode is enabled, all internal clocks within the ARM9 module are shut off, the core is completely inactive and only resumes operation after receiving an interrupt. This is a feature for dynamic power management of the ARM processor itself, it does not impact the static power.

**NOTE:** To enable the WFI mode, the ARM needs to be in supervisor mode.

You can enable the WFI mode via the CP15 register #7 using the following instruction:

MCR p15, #0, <Rd>, c7, c0, #4

Once the ARM module transitions into the WFI mode, it will remain in this state until an interrupt request (IRQ/FIQ) occurs.

The following sequence exemplifies how to enter the WFI mode:

- Enable any interrupt (for example, an external interrupt) that you plan to use as the wake-up interrupt to exit from the WFI mode.
- Enable the WFI mode using the following CP15 instruction:
  - MCR p15, #0, r3, c7, c0, #4

The following sequence describes the procedure to wake-up from the WFI mode:

- To wake-up from the WFI mode, trigger any enabled interrupt (for example, an external interrupt).
- The ARM's PC jumps to the IRQ/FIQ vector and you must handle the interrupt in an interrupt service routine (ISR).

Exit the ISR and continue normal program execution starting from the instruction immediately following the instruction that enabled the WFI mode.

NOTE: The ARM interrupt controller (AINTC) and the module sourcing the wake-up interrupt (for example, GPIO or watchdog timer) must not be disabled, or the device will never wake up.

For more information on this sleep mode, see the ARM926EJ-S Technical Reference Manual (TRM), downloadable from http://infocenter.arm.com/help/index.jsp.

SPRUGM7D-April 2010 145 Power Management



#### 10.6.2 ARM Clock OFF

The software must be structured such that no peripheral is allowed to access the ARM resources before disabling the clocks to the ARM subsystem. The ARM must check for the completion of all its master peripheral initiated requests (that is, CFG and DMA port operations, etc.). The DSP must check for the completion of all transactions initiated by it and the peripherals controls by the DSP to the ARM resources.

ARM module clock off sequence:

- 1. The DSP stops all masters from accessing the ARM and ARM memory.
- 2. The DSP polls all masters for write-completion status (or wait *n* number of cycles, if the transfer completion status is not implemented).
- 3. The ARM must have the ARM Clock Stop Request interrupt (ARMCLKSTOPREQ, ARM interrupt # 90) enabled and the associated interrupt service routine (ISR) set up before the DSP initiates the following ARM clock shutdown procedure.
  - (a) Initiate the ARM clock off sequence by issuing the ARM clock stop command (PSC DISABLE Command) to the ARM subsystem by writing a 2h to the NEXT bit field in the ARM local power sleep controller (LPSC) module control register (PSC0.MDCTL14).
  - (b) Write a 1 to the GO[0] bit (ARM subsystem is part of the PD\_ALWAYSON domain) in the power domain transition command register (PSC0.PTCMD) to start the state transition sequence for the ARM module. This generates the ARMCLKSTOPREQ interrupt to the ARM.
  - (c) Check (poll for 0) the GOSTAT[0] bit in the power domain transition status register (PSC0.PTSTAT) for power transition sequence completion. The GOSTAT[0] bit transitions to 0 when the ARM executes the wait-for-interrupt instruction from inside its interrupt service routine (ISR).
  - (d) Check (poll for 2h) the STATE bit field in the ARM LPSC module status register (PSC0.MDSTAT14) indicating the ARM clock stop sequence completion (STATE: Disable).

The following sequence should be executed by the ARM within the ARM Clock Stop Request interrupt ISR:

- Check for completion of all ARM master requests (the ARM polls transfer completion statuses of all Master peripherals).
- 2. Enable the interrupt to be used as the "wake-up" interrupt (for example, one of the CHIPSIG interrupts controlled by the chip signal register (CHIPSIG) in the system configuration (SYSCFG) module—CHIPSIG[0], CHIPSIG[1], etc.) that will be used to wake-up the ARM during the ARM clock-on sequence.
- 3. Execute the wait-for-interrupt (WFI) ARM instruction.



#### 10.6.3 ARM Subsystem Clock ON

The ARM module defaults to the SwRstDisable state; therefore, the DSP side software is responsible for enabling the clock and releasing the reset to the ARM at power-on reset. If the DSP has put the ARM in the clock off/Disable state, the following clock on sequence is applicable only when it is required to wake-up the ARM. Perform the following sequence for the DSP to enable clocks to the ARM:

- 1. Wait for the GOSTAT[0] bit in the power domain transition status register (PSC0.PTSTAT) to clear to 0. You must wait for the power domain to finish any previously initiated transitions before initiating a new transition.
- 2. Write a 3h to the NEXT bit in the ARM local power sleep controller (LPSC) module control register (PSC0.MDCTL14) to prepare the ARM module for an enable transition.
- 3. Write a 1 to the GO[0] bit (ARM subsystem is part of the PD ALWAYSON domain) in the power domain transition command register (PSC0.PTCMD) to start the state transition sequence for the ARM module.
- 4. Check (poll for 0) the GOSTAT[0] bit in PSC0.PTSTAT for power transition sequence completion. The domain is only safely in the new state after the GOSTAT[0] bit is cleared to 0.
- 5. Wait for the STATE bit field in the ARM LPSC module status register (PSC0.MDSTAT14) to change to 3h. The module is only safely in the new state after the STATE bit field changes to reflect the new state.

NOTE: This only applies if you are transitioning from the Disable state. If previously in the Disable state, a wake-up interrupt must be triggered in order to wake the ARM (to exit the wait-for-interrupt mode). This example assumes that the ARM enabled this interrupt before entering its wait-for-interrupt sleep mode state.

For the DSP to wake the ARM if transitioning from the Disable state, trigger an ARM interrupt that has previously been configured as a wake-up interrupt.

147 SPRUGM7D-April 2010 Power Management



#### 10.7 DSP Sleep Mode Management

#### 10.7.1 DSP Sleep Modes

The C674x megamodule has an internal power down controller (PDC) module that provides additional power management features in addition to clock management control provided by the device-level power and sleep controller (PSC) module. For information on the PDC module, see the *TMS320C674x DSP Megamodule Reference Guide* (SPRUFK5).

#### 10.7.2 C674x DSP CPU Sleep Mode

The DSP CPU can be put in a low-power state by executing the IDLE instruction. For information on the IDLE instruction, see the *TMS320C674x DSP CPU and Instruction Set Reference Guide* (SPRUFE8).

#### 10.7.3 C674x Megamodule Sleep Mode

The IDLE instruction is used as part of the procedure for shutting down the entire C674x megamodule, by the power-down controller (PDC) module. In shutting down the entire C674x megamodule, the PDC can internally clock gate off the following components of the megamodule and internal memories of the DSP subsystem:

- C674x CPU
- Program Memory Controller (PMC)
- Data Memory Controller (DMC)
- Unified Memory Controller (UMC)
- Extended Memory Controller (EMC)
- L1P Memory
- L1D Memory
- L2 Memory

Putting the entire C674x megamodule into the low-power sleep mode is typically more useful and saves a lot more power, as compared to just executing the IDLE instruction to put only the CPU in idle mode.

For information on putting the C674x megamodule in the low-power mode using the PDC, see the TMS320C674x DSP Megamodule Reference Guide (SPRUFK5).

#### 10.7.4 C674x Megamodule Clock ON/OFF

The C674x megamodule can clock gate its own components to save power. Additional power saving can be achieved by stopping the clock sourced (PLL output) to the C674x megamodule by programming the power and sleep controller (PSC) module to place the megamodule in the Disable state. The DSP cannot perform this programming task on its own, because the DSP will not be able to complete the PSC programming sequence if its clock source is gated in the middle of the process.

If additional power saving is desired (more then just power savings obtained by using the power down controller), then you can choose to disable the clock to the DSP using the PSC. The ARM is responsible for programming the PSC to disable the clock going to the C674x megamodule at the root level (stopping PLL0\_SYSCLK1 at the PLL output). By clock gating the megamodule at the root, this enables saving additional clock tree power (for the path from the PLL to the megamodule boundary). The ARM is also responsible for programming the PSC to enable the C674x megamodule.



#### 10.7.4.1 C674x Megamodule Clock OFF

The software must be structured such that no peripheral is allowed to access the DSP resources before disabling the DSP clocks. The DSP must check for the completion of all its master peripheral initiated requests (that is, IDMA, MDMA, EDMA, cache operations, etc.). The ARM must check for the completion of all transactions initiated by it and the peripherals controls by it to the DSP resources.

- 1. The ARM stops all masters from accessing the DSP and DSP memory.
- 2. The ARM polls all masters for write-completion status (or wait *n* number of cycles, if the transfer completion status is not implemented).
- 3. The DSP must have the power-down controller interrupt PDC\_INT (DSP interrupt #118) enabled and the PDC interrupt service routine (ISR) set up before the ARM initiates the following DSP clock shutdown procedure.
  - (a) Initiate the DSP clock off sequence by issuing the DSP clock stop command (PSC DISABLE Command) to the DSP subsystem by writing a 2h to the NEXT bit field in the DSP local power sleep controller (LPSC) module control register (PSC0.MDCTL15).
  - (b) Write a 1 to the GO[1] bit (DSP subsystem is part of the PD\_DSP domain) in the power domain transition command register (PSC0.PTCMD) to start the state transition sequence for the DSP module. This generates the PDC\_INT interrupt to the DSP.
  - (c) Check (poll for 0) the GOSTAT[1] bit in the power domain transition status register (PSC0.PTSTAT) for power transition sequence completion. The GOSTAT[1] bit transitions to 0 when the DSP executes the IDLE instruction from inside its interrupt service routine (ISR).
  - (d) Check (poll for 2h) the STATE bit field in the DSP LPSC module status register (PSC0.MDSTAT15) indicating the DSP clock stop sequence completion (STATE: Disable).

The following sequence should be executed by the DSP within the PDC interrupt ISR:

- 1. Check for completion of all DSP master requests (the DSP polls transfer completion statuses of all Master peripherals).
- 2. Enable the interrupt to be used as "wake-up" interrupt (for example, one of the CHIPSIG interrupts controlled by the chip signal register (CHIPSIG) in the system configuration (SYSCFG) module—CHIPSIG[2], CHIPSIG[3], or CHIPSIG[4]/NMI interrupt) that will be used to wake-up the DSP during the DSP clock-on sequence.

**NOTE:** The power-down command register (PDCCMD) in the power-down controller (PDC) can only be written while the DSP is in Supervisor mode.

- 3. Write a 0001 5555h to PDCCMD.
- 4. Execute the IDLE instruction.

SPRUGM7D-April 2010 Power Management 149



RTC-Only Mode www.ti.com

#### 10.7.4.2 C674x Megamodule Clock ON

The C674x megamodule defaults to the Enable state; therefore, the DSP subsystem clock is on, and the following sequence is typically not needed. This clock on sequence is only required to wake-up the DSP, if the ARM put the DSP in a clock off state. Perform the following sequence for the ARM to enable clocks to the DSP:

- 1. Wait for the GOSTAT[1] bit in the power domain transition status register (PSC0.PTSTAT) to clear to 0. You must wait for the power domain to finish any previously initiated transitions before initiating a new transition.
- 2. Write a 3h to the NEXT bit field in the DSP local power sleep controller (LPSC) module control register (PSC0.MDCTL15) to prepare the DSP module for an enable transition.
- 3. Write a 1 to the GO[1] bit (DSP subsystem is part of the PD DSP domain) in the power domain transition command register (PSC0.PTCMD) to start the state transition sequence for the DSP module.
- 4. Check (poll for 0) the GOSTAT[1] bit in PSC0.PTSTAT for power transition sequence completion. The domain is only safely in the new state after the GOSTAT[1] bit is cleared to 0.
- 5. Wait for the STATE bit field in the DSP LPSC module status register (PSC0.MDSTAT15) to change to 3h. The module is only safely in the new state after the STATE bit field changes to reflect the new state.

NOTE: This only applies if you are transitioning from the Disable state. If previously in the Disable state, a wake-up interrupt must be triggered in order to wake the DSP. This example assumes that the DSP enabled this interrupt before entering its IDLE state. See Chapter 3 for more information on DSP interrupts.

For the ARM to wake the DSP if transitioning from the Disable state, trigger a DSP interrupt that has previously been configured as a wake-up interrupt.

#### 10.8 RTC-Only Mode

In real-time clock (RTC)-only mode, the RTC is powered on and the rest of the device is completely powered off (all supplies except the RTC supply are removed). In this mode, the RTC is fully functional and keeps track of date, hours, minutes, and seconds. In this mode, the overall power consumption would be significantly lower, as voltage from the rest of the core and I/O logic can be completely removed. eliminating most of the active and static power of the device, except for what is consumed by the RTC module, running at 32 kHz.

**NOTE:** To put the device in RTC-only mode, there is no software control sequence. You can put the device in the RTC-only mode by removing the power supply from all core and I/O logic, except for the RTC core logic supply (RTC\_CVDD). During wake up, all power sequencing requirements described in the device-specific data manual must be followed.

Some limitations apply in the RTC-only mode. First, the RTC\_ALARM pin is not available as an option for use as a control to signal an external power supply to reapply power to the rest of the device. This is because the RTC ALARM pin is powered by the I/O supply that is powered down in RTC-only mode. Second, in RTC-only mode, only the RTC register contents are preserved, all other internal memory and register contents are lost. Mobile DDR and DDR2 contents can be preserved through the use of self-refresh (see Section 10.10.2). However, software must be in place to restore the context of the device, for example, reinitialize internal registers, setup cache memory configurations, interrupt vectors, etc.



#### 10.9 Dynamic Voltage and Frequency Scaling (DVFS)

Dynamic voltage and frequency scaling (DVFS) consists of minimizing the idle time of the system. The DVFS technique uses dynamic selection of the optimal frequency and voltage to allow a task to be performed in the required amount of time. This reduces the total power consumption of the device while still meeting task requirements. DVFS requires control over the clock frequency and the operating voltage of the device elements. By intelligently switching these elements to their optimal operating points, it is possible to minimize the power consumption of the device for a given task.

For reasons related to the device (clock architecture, process, etc.), DVFS is used only for a few discrete steps, not over a continuum of voltage and frequency values. Each step, or operating performance point (OPP), is composed of a voltage and frequency pair. For an OPP, the frequency corresponds to the maximum frequency allowed at a voltage, or reciprocally; the voltage corresponds to the minimum voltage allowed for a frequency. See your device data manual for a list of the OPPs supported by the device.

When applying DVFS, a processor or system always runs at the lowest OPP that meets the performance requirement at a given time. You determine the optimal OPP for a given task and then switch to that OPP to save power.

#### 10.9.1 Frequency Scaling Considerations

The operating frequency of the device is controlled through its two PLL controllers (PLLC0 and PLLC1). Through a series of multipliers and dividers you can change the frequencies of various clocks throughout the device. See Chapter 7 for information on the clock architecture of the device and see Chapter 8 for information on the PLL controllers. A few things must be noted when changing the various internal frequencies of the device:

- Changing the SYSCLK frequency
  - The PLL\_VCO (PLLOUT) frequency can be programmed through a PLL multiplier. A series of dividers divide PLLOUT to generate the various device SYSCLKs.
  - To change the SYSCLK frequency you can change the PLL multiplier or you can change the SYSCLK divider ratio. When changing the PLL multiplier, you must put the PLL controller in bypass mode while the PLL multiplier value is modified and a lock on the new frequency is reached. The lock time is given in the device data manual. When changing the divider ratios it is not required to put the PLL controller in bypass mode.
  - Changing the SYSCLK frequency through the dividers is faster as there is no need to reprogram the PLL. However, the SYSCLK frequency will depend solely on the divider ratios used.
- · SYSCLK domain fixed ratios
  - Certain SYSCLK domains need to operate at a fixed ratio with respect to the CPU clock. Care should be taken to ensure that these fixed ratios are maintained. For additional details, see Chapter 7.
- PLLC0 bypass clock
  - When switching the PLL multiplier, the PLL controller must be placed in bypass mode. Bypassing the PLL sends a bypass clock instead of the PLL VCO output (PLLOUT) to the system clock dividers of the PLL controller.
  - For PLLC0 the bypass clock is selected from either the PLL reference clock (MXI/CLKIN) or PLL1\_SYSCLK3. For PLLC1, the bypass clock is always MXI/CLKIN. The MXI/CLKIN frequency is typically, at most, up to 50 MHZ.
  - You can use the MXI/CLKIN bypass mode to reduce the core and module clock frequencies to very low maintenance levels without using the PLL during periods of very low system activity.
  - It may be desirable for the bypass clock to not revert to MXI/CLKIN in some situations to preserved bandwidth during frequency scaling transitions. For this reason, the PLLC0 bypass clock can be set to PLL1\_SYSCLK3. This selection is made through the EXTCLKSRC bit in the PLLCTL register of PLLC0.
- Peripheral immunity from ARM and CPU clock frequency changes
  - Peripherals that are clocked by the PLL0\_AUXCLK are immune to changes in the PLL0 frequency. The PLL0\_AUXCLK is derived from MXI/CLKIN.
  - Peripherals in the ASYNC3 domain are clocked off from either PLL1\_SYSCLK2 or PLL0\_SYSCLK2. Furthermore, PLL0\_SYSCLK2 must always be /2 of the ARM and CPU clock frequency. To keep these peripherals immune from changes in PLL0 frequency (such as when the ARM or CPU frequency is

SPRUGM7D-April 2010 Power Management 151



Deep Sleep Mode www.ti.com

modified), you can configure the ASYNC3 domain to be clocked from PLL1\_SYSCLK2. PLL1 is mainly used to clock the DDR2/mDDR memory controller.

When peripherals are immune to changes in the ARM and CPU clock frequency, their internal clock dividers do not have to be adjusted for changes in their input clock frequencies.

#### 10.9.2 Voltage Scaling Considerations

The operating voltage of the device must be totally controlled through mechanisms outside the device. I2C ports on the device can be used to communicate with external power management chips. A few things must be noted when changing the operating voltage of the device:

- Voltage ramp rate: The ramp rate of the operating voltage must be observed during operating performance point (OPP) transitions. See the device data manual for ramp rate specifications.
- Switching to a lower voltage: When switching to a lower voltage, the maximum operating frequency changes. Care must be taken such that the maximum operating frequency supported at the new voltage is not violated. For this reason, it is recommended to change the operating frequency before switching the operating voltage.

#### 10.10 Deep Sleep Mode

This device supports a Deep Sleep mode where all device clocks are stopped and the on-chip oscillator is shut down to save power. Registers and memory contents are preserved, thus, upon recovery, the program may continue from where it left off with minimal overhead involved.

The Deep Sleep mode is initiated when the DEEPSLEEP pin is driven low. The device wakes up from Deep Sleep mode when the DEEPSLEEP pin is driven high. The DEEPSLEEP pin can be driven by an external controller or it can be driven internally by the real-time clock (RTC). The RTC method allows for automatic wake-up at a programmed time.

#### 10.10.1 Entering/Exiting Deep Sleep Mode Using Externally Controlled Wake-Up

#### 10.10.1.1 Entering Deep Sleep Mode

Use the following procedure to enter the Deep Sleep mode if an external signal is used to wake-up the DSP:

- 1. The DDR2/mDDR should be clock gated (see Section 10.11.2). To preserve DDR2/mDDR memory contents, activate the self-refresh mode. You can use partial array self-refresh (PASR) for additional power savings for mDDR memory.
- 2. The SATA PHY should be disabled (see Section 10.11.3).
- 3. The USB2.0 (USB0) PHY should be disabled, if this interface is used and internal clocks are selected (see Section 10.11.1).
- 4. The USB1.1 (USB1) PHY should be disabled, if this interface is used and internal clocks are selected (see Section 10.11.1).
- 5. PLL/PLLC0 and PLL/PLLC1 should be placed in bypass mode (clear the PLLEN bit in the PLL control register (PLLCTL) of each PLLC to 0).
- 6. PLL/PLLC0 and PLL/PLLC1 should be powered down (set the PLLPWRDN bit in PLLCTL of each PLLC to 1).
- 7. Configure the DEEPSLEEP pin as input-only using the PINMUX0 31 28 bits in the PINMUX0 register.
- 8. The external controller should drive the DEEPSLEEP pin high (not in Deep Sleep).
- 9. Configure the desired delay in the SLEEPCOUNT bit field in the deep sleep register (DEEPSLEEP) in the System Configuration Module. This count determines the delay before the Deep Sleep logic releases the clocks to the device during wake up (allowing the oscillator to stabilize).
- 10. Set the SLEEPENABLE bit in DEEPSLEEP to 1. This automatically clears the SLEEPCOMPLETE bit.
- 11. Begin polling the SLEEPCOMPLETE bit until it is set to 1. This bit is set once the device is woken up from Deep Sleep mode.
- 12. The external controller drives the DEEPSLEEP pin low to initiate Deep Sleep mode.



www.ti.com Deep Sleep Mode

#### 10.10.1.2 Exiting Deep Sleep Mode

Use the following procedure to exit the Deep Sleep state if an external signal is used to wake-up the DSP:

- 1. The external controller drives the DEEPSLEEP pin high.
- When the SLEEPCOUNT delay is complete, the Deep Sleep logic releases the clock to the device and sets the SLEEPCOMPLETE bit in the deep sleep register (DEEPSLEEP) in the System Configuration Module.
- 3. Clear the SLEEPENABLE bit in DEEPSLEEP to 0. This automatically clears the SLEEPCOMPLETE bit
- 4. Initialize the PLL controllers as described in Section 8.2.2.2. Note that the state of the PLL controller registers is preserved during Deep Sleep mode. Therefore, it is not necessary to reprogram all the PLL controller registers unless a new setting is desired. At minimum, steps 3, 4, and 7-10 of the PLL initialization procedure must be followed.
- 5. Configure the desired states to the peripherals and enable as required.

#### 10.10.2 Entering/Exiting Deep Sleep Mode Using RTC Controlled Wake-Up

#### 10.10.2.1 Entering Deep Sleep Mode

Use the following procedure to enter the Deep Sleep state if the RTC is used to wake-up the device:

- 1. The DDR2/mDDR should be clock gated (see Section 10.11.2). To preserve DDR2/mDDR memory contents, activate the self-refresh mode. You can use partial array self-refresh (PASR) for additional power savings for mDDR memory.
- 2. The SATA PHY should be disabled (see Section 10.11.3).
- 3. The USB2.0 (USB0) PHY should be disabled, if this interface is used and internal clocks are selected (see Section 10.11.1).
- 4. The USB1.1 (USB1) PHY should be disabled, if this interface is used and internal clocks are selected (see Section 10.11.1).
- 5. PLL/PLLC0 and PLL/PLLC1 should be placed in bypass mode (clear the PLLEN bit in the PLL control register (PLLCTL) of each PLLC to 0).
- 6. PLL/PLLC0 and PLL/PLLC1 should be powered down (set the PLLPWRDN bit in PLLCTL of each PLLC to 1).
- 7. Configure the desired wake-up time as an alarm in the RTC.
- 8. Configure the DEEPSLEEP/RTC\_ALARM pin to output RTC\_ALARM using the PINMUX0\_31\_28 bits in the PINMUX0 register. The pin is driven low since the alarm has not yet occurred.
- 9. Configure the desired delay in the SLEEPCOUNT bit field in the deep sleep register (DEEPSLEEP) in the System Configuration Module. This count determines the delay before the Deep Sleep logic releases the clocks to the device during wake up (allowing the oscillator to stabilize).
- 10. Set the SLEEPENABLE bit in DEEPSLEEP to 1. This automatically clears the SLEEPCOMPLETE bit. Also, the device now enters the Deep Sleep mode since the DEEPSLEEP pin is low.

#### 10.10.2.2 Exiting Deep Sleep Mode

Use the following procedure to exit the Deep Sleep state if the RTC is used to wake-up the device:

- 1. The RTC alarm occurs and the RTC\_ALARM pin is driven high (which is internally connected to the DEEPSLEEP pin). This causes the Deep Sleep logic to exit the Deep Sleep mode.
- 2. When the SLEEPCOUNT delay is complete, the Deep Sleep logic releases the clock to the device and sets the SLEEPCOMPLETE bit in the deep sleep register (DEEPSLEEP) in the System Configuration Module.
- 3. Clear the SLEEPENABLE bit in DEEPSLEEP to 0. This automatically clears the SLEEPCOMPLETE bit.
- 4. Configure the desired state to the PLL controllers.
- 5. Remove the PLLs from power down (clear the PLLPWRDN bit in the PLL control register (PLLCTL) of each PLLC to 0).
- 6. Set the PLL controllers to PLL mode (set the PLLEN bit in PLLCTL of each PLLC to 1).

SPRUGM7D-April 2010 Power Management 153



Deep Sleep Mode www.ti.com

7. Configure the desired states to the peripherals and enable as required.

#### 10.10.3 Deep Sleep Sequence

Figure 10-1 illustrates the Deep Sleep sequence:

- 1. Software sets the SLEEPENABLE bit in the deep sleep register (DEEPSLEEP) in the System Configuration Module.
- 2. The DEEPSLEEP pin is driven low by either an external device or the RTC\_ALARM pin. The Deep Sleep mode begins.
- 3. The PLL controller reference clock is gated.
- 4. The on-chip oscillator is disabled. If the device is being clocked by an external source, this clock may stay enabled; the power savings from turning off this clock is minimal.
- 5. The DEEPSLEEP pin is driven high and the on-chip oscillator is enabled.
- 6. The Deep Sleep counter beings counting valid clock cycles.
- 7. The count has reached the number specified in the SLEEPCOUNT bit field and the SLEEPCOMPLETE bit is set. The PLL reference clock is enabled and the Deep Sleep mode ends.
- 8. Software clears the SLEEPENABLE bit. The SLEEPCOMPLETE bit is automatically cleared.



Figure 10-1. Deep Sleep Mode Sequence

#### 10.10.4 Entering/Exiting Deep Sleep Mode Using Software Handshaking

Entering the Deep Sleep mode stops all of the clocks to the device so it is the responsibility of the software to ensure that all peripheral accesses have been completed and peripheral interfaces appropriately configured for clocks to stop. Therefore, before an external controller drives the DEESPLEEP pin, a handshaking mechanism must be in place to give software time to prepare the device for Deep Sleep mode. The implementation of the handshake mechanism is up to the system designer.

154 Power Management SPRUGM7D-April 2010



#### 10.10.4.1 Entering Deep Sleep Mode

The following example sequence can be used to activate the Deep Sleep mode using a handshaking mechanism between your device and an external device:

- 1. Clear the SLEEPENABLE bit in the deep sleep register (DEEPSLEEP) in the System Configuration Module to 0. The DEEPSLEEP pin has no effect until software running on the device sets this bit.
- 2. Configure the GP0[8]/DEEPSLEEP/RTC\_ALARM pin to output GP0[8] using the PINMUX0\_31\_28 bits in the PINMUX0 register. When the pin is configured for GPIO functionality, the internal DEEPSLEEP signal is still driven by the value on the pin.
- 3. Configure the GP0[8] pin to generate interrupts on the falling edge of the GPIO signal.
- 4. An external device drives the GP0[8] pin low.
- 5. Software prepares the device for Deep Sleep mode.
- 6. Set the SLEEPENABLE bit in DEEPSLEEP to 1. The Deep Sleep mode is immediately started and all device clocks are stopped. Also, the SLEEPCOMPLETE bit is automatically cleared.

#### 10.10.4.2 Exiting Deep Sleep Mode

To exit the Deep Sleep mode, follow this sequence:

- 1. An external device drives the GP0[8] pin high.
- 2. The device exits the Deep Sleep mode. When the SLEEPCOUNT delay is complete, the Deep Sleep logic releases the clock to the device and sets the SLEEPCOMPLETE bit in the deep sleep register (DEEPSLEEP) in the System Configuration Module.
- 3. Clear the SLEEPENABLE bit in DEEPSLEEP to 0.

#### 10.11 Additional Peripheral Power Management Considerations

This section lists additional power management features and considerations that might be part of other chip-level or peripheral logic, apart from the features supported by the core, PLL controller (PLLC), and power and sleep controller (PSC).

#### 10.11.1 USB PHY Power Down Control

The USB modules can be clock gated using the PSC; however, this does not power down/clock gate the PHY logic. You can put the USB2.0 PHY and OTG module in the lowest power state, when not in use, by writing to the USB0PHYPWDN and the USB0OTGPWRDN bits in the chip configuration 2 register (CFGCHIP2) of the system configuration (SYSCFG) module.

**NOTE:** If the USB1.1 subsystem is used and the 48 MHz clock input is sourced from the USB2.0 PHY, then the USB2.0 PHY should not be powered down.

#### 10.11.2 DDR2/mDDR Memory Controller Clock Gating and Self-Refresh Mode

There are two clock domains within the DDR2/mDDR memory controller. The two clock domains are driven by VCLK and a divided-down by 2 version of 2X\_CLK called MCLK. To conserve power within the DDR2/mDDR memory controller, VCLK, MCLK, and 2X CLK may be stopped.

The DDR2/mDDR memory controller supports different methods for reducing its power consumption including self-refresh mode, power-down mode, and clock gating. Additionally, the DDR2/mDDR memory controller DLL, PHY, and the receivers at the I/O pins can be disabled. Even if the PHY is active, the receivers can be configured to disable whenever writes are in progress and the receivers are not needed.

**NOTE:** To preserve the contents of the external memory while the DDR2/mDDR memory controller is clock gated, its self-refresh mode must be enabled before the DDR2/mDDR memory controller clock is turned off.

SPRUGM7D-April 2010 Power Management 155



Care must be taken when using the DDR2/mDDR memory controller self-refresh mode with the RTC-only mode (Section 10.8). When the device is placed in RTC-only mode, all portions of the device except for the RTC are powered down, including the DDR2/mDDR memory controller. During power-up, the DDR2/mDDR memory controller defaults to its reset state. When the DDR2/mDDR memory controller is taken out of reset, it automatically runs its memory initialization routine; the self-refresh state of the memory is ignored. This hardware sequence cannot be stopped by software running on the device.

To correctly take the memory out of self-refresh after coming back from RTC-only mode, follow these steps:

- 1. Before going into RTC-only mode, disconnect the DDR2/mDDR memory controller CKE output pin from the memory; ensure the memory's CKE input pin continues to be driven low.
- 2. After coming back from RTC-only mode, reconfigure the DDR2/mDDR memory controller following the normal sequence.
- 3. Enable the self-refresh mode of the DDR2/mDDR memory controller.
- 4. Connect the DDR2/mDDR memory controller CKE output pin to the memory.
- 5. Disable the self-refresh mode of the DDR2/mDDR memory controller.

After this sequence, the DDR2/mDDR memory controller is ready for use. Note that hardware logic is needed to disconnect the CKE output pin from the memory and to drive the memory's CKE input pin low.

For additional power management in the DDR2/mDDR memory controller, see the TMS320C674x/OMAP-L1x Processor DDR2/mDDR Memory Controller User's Guide (SPRUGJ4).

#### 10.11.3 SATA PHY Power Down

The SATA PHY supports a standby power mode that yields significant power reduction during periods in which the PHY is not used. In applications in which the SATA is not used at all, the power supply to the SATA PHY can be left unconnected.

#### 10.11.4 LVCMOS I/O Buffer Receiver Disable

This device supports two types of LVCMOS I/Os: 1.8V I/Os and low-static current dual-voltage I/Os that operate at either 1.8V or 3.3V. The receivers on the LCVMOS I/Os are enabled and disabled by software (see the RXACTIVE Control Register (RXACTIVE) in the System Configuration Module, Chapter 11). In the event that certain receivers are not used (such as in a low-power state), they can be disabled to conserve power.

#### 10.11.5 Pull-Up/Pull-Down Disable

In general, you must ensure that all input pins are always pulled to a logic-high or a logic-low voltage level. A floating input pin can consume a small amount of I/O leakage current. The I/O leakage current can be greatly multiplied in the case of several floating inputs pins.

This device includes internal pull-up and pull-down resistors that prevent floating input pins. These internal resistors are generally very weak and their use is intended for pins that are not connected on the board design. For pins that are connected, external pull-up and pull-down resistors are recommended.

When an input pin is externally driven to a valid logic level, through an external pull-up resistor or by an external device for example, it is recommended to disable the internal resistor. Opposing an internal pull-up or pull-down resistor can consume a small amount of current. Internal resistors are disabled through the pullup/pulldown enable register (PUPD\_ENA) in the system configuration module (Chapter 11).



# System Configuration (SYSCFG) Module

# Topic Page 11.1 Introduction 158 11.2 Protection 158 11.3 Master Priority Control 159 11.4 ARM-DSP Communication Interrupts 161 11.5 SYSCFG Registers 161



Introduction www.ti.com

#### 11.1 Introduction

The system configuration (SYSCFG) module is a system-level module containing status and top level control logic required by the device. The system configuration module consists of a set of memory-mapped status and control registers, accessible by the CPU, supporting all of the following system features, and miscellaneous functions and operations.

- Device Identification
- Device Configuration
  - Pin multiplexing control
  - Device Boot Configuration Status
- Master Priority Control
  - Controls the system priority for all master peripherals (including EDMA3TC)
- Emulation Control
  - Emulation suspend control for peripherals that support the feature
- Special Peripheral Status and Control
  - Locking of PLL control settings
  - Default burst size configuration for EDMA3 transfer controllers
  - Event source selection for the eCAP peripheral input capture
  - McASP0 AMUTEIN selection and clearing of AMUTE
  - USB PHY Control
  - Clock source selection for EMIFA and DDR2/mDDR
  - HPI Control
- ARM-DSP Integration
  - On-chip inter-processor interrupts and status for signaling between ARM and DSP

The system configuration module controls several global operations of the device; therefore, the module supports protection against erroneous and illegal accesses to the registers in its memory-map. The protection mechanisms that are present in the module are:

- A special key sequence that needs to be written into a set of registers in the system configuration module, to allow write ability to the rest of registers in the system configuration module.
- Several registers in the module are only accessible when the CPU requesting read/write access is in privileged mode.

#### 11.2 Protection

The SYSCFG module controls several global operations of the device; therefore, it has a protection mechanism that prevents spurious and illegal accesses to the registers in its memory map. The protection mechanism enables accesses to these registers only if certain conditions are met.

#### 11.2.1 Privilege Mode Protection

The CPU supports two privilege levels: Supervisor and User. Several registers in the SYSCFG memory-map can only be accessed when the accessing host (CPU or master peripheral) is operating in privileged mode, that is, in Supervisor mode. The registers that can only be accessed in privileged mode are listed in Section 11.5. See the *TMS320C674x DSP CPU and Instruction Set Reference Guide* (SPRUFE8) and the ARM926EJ-S Technical Reference Manual (TRM), downloadable from <a href="http://infocenter.arm.com/help/index.jsp">http://infocenter.arm.com/help/index.jsp</a> for details on privilege levels.

### 11.2.2 Kicker Mechanism Protection

www.ti.com

STRUMENTS

NOTE: The Kick registers (KICK0R and KICK1R) can only be accessed in privileged mode (the host needs to be in Supervisor mode). Any number of accesses may be performed to the SYSCFG module, while the module is unlocked.

The SYSCFG module remains unlocked after the unlock sequence, until locked again. Locking the module is accomplished by writing any value other then the key values to either KICK0R or KICK1R.

To access any registers in the SYSCFG module, it is required to follow a special sequence of writes to the Kick registers (KICK0R and KICK1R) with correct key values. Writing the correct key value to the kick registers unlocks the registers in the SYSCFG memory-map. In order to access the SYSCFG registers, the following unlock sequence needs to be executed in software:

- 1. Write the key value of 83E7 0B13h to KICK0R.
- 2. Write the key value of 95A4 F1E0h to KICK1R.

After steps 1 and 2, the SYSCFG module registers are accessible and can be configured as per the application requirements.

#### 11.3 Master Priority Control

The on-chip peripherals/modules are essentially divided into two broad categories, masters and slaves. The master peripherals are typically capable of initiating their own read/write data access requests, this includes the ARM, DSP, EDMA3 transfer controllers, and peripherals that do not rely on the CPU or EDMA3 for initiating the data transfer to/from them. In order to determine allowed connection between masters and slave, each master request source must have a unique master ID (mstid) associated with it. The master ID is shown in Table 11-1. See the device-specific data manual to determine the masters present on your device.

Each switched central resource (SCR) performs prioritization based on priority level of the master that sends the read/write requests. For all peripherals/ports classified as masters on the device, the priority is programmed in the master priority registers (MSTPRI0-3) in the SYSCFG modules. The default priority levels for each bus master is shown in Table 11-2. Application software is expected to modify these values to obtain the desired performance.

Table 11-1. Master IDs

| Master ID | Peripheral          |
|-----------|---------------------|
| 0         | ARM - Instruction   |
| 1         | ARM - Data          |
| 2         | DSP MDMA            |
| 3         | DSP CFG             |
| 4-7       | Reserved            |
| 8         | PRU0                |
| 9         | PRU1                |
| 10        | EDMA3_0_CC0         |
| 11        | EDMA3_1_CC0         |
| 12-15     | Reserved            |
| 16        | EDMA3_0_TC0 - read  |
| 17        | EDMA3_0_TC0 - write |
| 18        | EDMA3_0_TC1 - read  |
| 19        | EDMA3_0_TC1 - write |
| 20        | EDMA3_1_TC0 - read  |
| 21        | EDMA3_1_TC0 - write |
| 22-33     | Reserved            |
| 34        | USB2.0 CFG          |

Master Priority Control



Master Priority Control www.ti.com

Table 11-1. Master IDs (continued)

| Master ID | Peripheral |
|-----------|------------|
| 35        | USB2.0 DMA |
| 36        | Reserved   |
| 37        | HPI        |
| 38        | EMAC       |
| 39        | USB1.1     |
| 40-65     | Reserved   |
| 66        | uPP        |
| 67        | SATA       |
| 68        | VPIF DMA0  |
| 69        | VPIF DMA1  |
| 70-95     | Reserved   |
| 96        | LCDC       |
| 97-255    | Reserved   |

**Table 11-2. Default Master Priority** 

| Master                     | Default Priority (1) | Master Priority Register |
|----------------------------|----------------------|--------------------------|
| PRU0                       | 0                    | MSTPRI1                  |
| PRU1                       | 0                    | MSTPRI1                  |
| EDMA3_0_TC0 <sup>(2)</sup> | 0                    | MSTPRI1                  |
| EDMA3_0_TC1 <sup>(2)</sup> | 0                    | MSTPRI1                  |
| ARM - Instruction          | 2                    | MSTPRI0                  |
| ARM - Data                 | 2                    | MSTPRI0                  |
| DSP MDMA <sup>(3)</sup>    | 2                    | MSTPRI0                  |
| DSP CFG <sup>(3)</sup>     | 2                    | MSTPRI0                  |
| SATA                       | 4                    | MSTPRI0                  |
| uPP                        | 4                    | MSTPRI0                  |
| EDMA3_1_TC0 <sup>(2)</sup> | 4                    | MSTPRI1                  |
| VPIF DMA0                  | 4                    | MSTPRI1                  |
| VPIF DMA1                  | 4                    | MSTPRI1                  |
| EMAC                       | 4                    | MSTPRI2                  |
| USB2.0 CFG                 | 4                    | MSTPRI2                  |
| USB2.0 DMA                 | 4                    | MSTPRI2                  |
| USB1.1                     | 4                    | MSTPRI2                  |
| LCDC <sup>(4)</sup>        | 5                    | MSTPRI2                  |
| HPI                        | 6                    | MSTPRI2                  |

<sup>(1)</sup> The default priority settings might not be optimal for all applications. The master priority should be changed from default based on application specific requirement, in order to get optimal performance and prioritization for masters moving data that is real time sensitive.

<sup>(2)</sup> The priority for EDMA3\_0\_TC0, EDMA3\_0\_TC1, and EDMA3\_1\_TC0 is configurable through fields in the master priority 1 register (MSTPRI1), not the EDMA3CC QUEPRI register.

<sup>(3)</sup> The priority for DSP MDMA and DSP CFG is controlled by fields in the master priority 0 register (MSTPRI0) and not DSP.MDMAARBE.PRI (DSP Bandwidth manager module).

<sup>(4)</sup> LCDC traffic is typically real-time sensitive, therefore, the default priority of 5, which is lower as compared to the default priority of several masters, is not recommended. You should reconfigure the LCDC priority to the highest or equal to other high-priority masters in an application to ensure that the throughput/latency requirements for the LCDC are met.



#### 11.4 ARM-DSP Communication Interrupts

The SYSCFG module also has a set of registers to facilitate interprocessor communication. This is generally used to allow the ARM and the DSP to coordinate. For example, the ARM may interrupt the DSP when it is ready to have the DSP process some data buffer in shared memory. A typical sequence, often referred to as ARM-DSP communication, is as follows:

- 1. ARM writes command in shared memory.
- 2. ARM interrupts DSP.
- 3. DSP responds to interrupt and reads command in shared memory.
- 4. DSP executes a task based on the command.
- 5. DSP interrupts ARM upon completion of the task.

Either of the processors can set specific bits in this SYSCFG register, which in turn can interrupt the other processor, if the interrupts have been appropriately enabled in the processor's interrupt controller.

#### 11.5 SYSCFG Registers

Table 11-3 lists the memory-mapped registers for the system configuration module 0 (SYSCFG0) and Table 11-4 lists the memory-mapped registers for the system configuration module 1 (SYSCFG1). These tables also indicate whether a particular register can be accessed only when the CPU is in privileged mode.

| Table 11-3. S | vstem Confid | guration Modu | ıle 0 (SYS | CFG0) Re | gisters |
|---------------|--------------|---------------|------------|----------|---------|
|               |              |               |            |          |         |

| Address                    | Acronym     | Register Description                   | Access          | Section           |
|----------------------------|-------------|----------------------------------------|-----------------|-------------------|
| 01C1 4000h                 | REVID       | Revision Identification Register       | _               | Section 11.5.1    |
| 01C1 4008h                 | DIEIDR0(1)  | Die Identification Register 0          | _               | _                 |
| 01C1 400Ch                 | DIEIDR1 (1) | Die Identification Register 1          | _               | _                 |
| 01C1 4010h                 | DIEIDR2(1)  | Die Identification Register 2          | _               | _                 |
| 01C1 4014h                 | DIEIDR3(1)  | Die Identification Register 3          | _               | _                 |
| 01C1 4018h                 | DEVIDR0     | Device Identification Register 0       | Privileged mode | Section 11.5.2    |
| 01C1 4020h                 | BOOTCFG     | Boot Configuration Register            | Privileged mode | Section 11.5.3    |
| 01C1 4038h                 | KICK0R      | Kick 0 Register                        | Privileged mode | Section 11.5.4.1  |
| 01C1 403Ch                 | KICK1R      | Kick 1 Register                        | Privileged mode | Section 11.5.4.2  |
| 01C1 4040h                 | HOST0CFG    | Host 0 Configuration Register          | _               | Section 11.5.5    |
| 01C1 4044h                 | HOST1CFG    | Host 1 Configuration Register          | _               | Section 11.5.6    |
| 01C1 40E0h                 | IRAWSTAT    | Interrupt Raw Status/Set Register      | Privileged mode | Section 11.5.7.1  |
| 01C1 40E4h                 | IENSTAT     | Interrupt Enable Status/Clear Register | Privileged mode | Section 11.5.7.2  |
| 01C1 40E8h                 | IENSET      | Interrupt Enable Register              | Privileged mode | Section 11.5.7.3  |
| 01C1 40ECh                 | IENCLR      | Interrupt Enable Clear Register        | Privileged mode | Section 11.5.7.4  |
| 01C1 40F0h                 | EOI         | End of Interrupt Register              | Privileged mode | Section 11.5.7.5  |
| 01C1 40F4h                 | FLTADDRR    | Fault Address Register                 | Privileged mode | Section 11.5.8.1  |
| 01C1 40F8h                 | FLTSTAT     | Fault Status Register                  | _               | Section 11.5.8.2  |
| 01C1 4110h                 | MSTPRI0     | Master Priority 0 Register             | Privileged mode | Section 11.5.9.1  |
| 01C1 4114h                 | MSTPRI1     | Master Priority 1 Register             | Privileged mode | Section 11.5.9.2  |
| 01C1 4118h                 | MSTPRI2     | Master Priority 2 Register             | Privileged mode | Section 11.5.9.3  |
| 01C1 4120h                 | PINMUX0     | Pin Multiplexing Control 0 Register    | Privileged mode | Section 11.5.10.1 |
| 01C1 4124h                 | PINMUX1     | Pin Multiplexing Control 1 Register    | Privileged mode | Section 11.5.10.2 |
| 01C1 4128h                 | PINMUX2     | Pin Multiplexing Control 2 Register    | Privileged mode | Section 11.5.10.3 |
| 01C1 412Ch                 | PINMUX3     | Pin Multiplexing Control 3 Register    | Privileged mode | Section 11.5.10.4 |
| 01C1 4130h                 | PINMUX4     | Pin Multiplexing Control 4 Register    | Privileged mode | Section 11.5.10.5 |
| (1) This was mistage is fo |             |                                        |                 | ·                 |

<sup>&</sup>lt;sup>(1)</sup> This register is for internal-use only.



Table 11-3. System Configuration Module 0 (SYSCFG0) Registers (continued)

| Address    | Acronym     | Register Description                 | Access          | Section            |
|------------|-------------|--------------------------------------|-----------------|--------------------|
| 01C1 4134h | PINMUX5     | Pin Multiplexing Control 5 Register  | Privileged mode | Section 11.5.10.6  |
| 01C1 4138h | PINMUX6     | Pin Multiplexing Control 6 Register  | Privileged mode | Section 11.5.10.7  |
| 01C1 413Ch | PINMUX7     | Pin Multiplexing Control 7 Register  | Privileged mode | Section 11.5.10.8  |
| 01C1 4140h | PINMUX8     | Pin Multiplexing Control 8 Register  | Privileged mode | Section 11.5.10.9  |
| 01C1 4144h | PINMUX9     | Pin Multiplexing Control 9 Register  | Privileged mode | Section 11.5.10.10 |
| 01C1 4148h | PINMUX10    | Pin Multiplexing Control 10 Register | Privileged mode | Section 11.5.10.11 |
| 01C1 414Ch | PINMUX11    | Pin Multiplexing Control 11 Register | Privileged mode | Section 11.5.10.12 |
| 01C1 4150h | PINMUX12    | Pin Multiplexing Control 12 Register | Privileged mode | Section 11.5.10.13 |
| 01C1 4154h | PINMUX13    | Pin Multiplexing Control 13 Register | Privileged mode | Section 11.5.10.14 |
| 01C1 4158h | PINMUX14    | Pin Multiplexing Control 14 Register | Privileged mode | Section 11.5.10.15 |
| 01C1 415Ch | PINMUX15    | Pin Multiplexing Control 15 Register | Privileged mode | Section 11.5.10.16 |
| 01C1 4160h | PINMUX16    | Pin Multiplexing Control 16 Register | Privileged mode | Section 11.5.10.17 |
| 01C1 4164h | PINMUX17    | Pin Multiplexing Control 17 Register | Privileged mode | Section 11.5.10.18 |
| 01C1 4168h | PINMUX18    | Pin Multiplexing Control 18 Register | Privileged mode | Section 11.5.10.19 |
| 01C1 416Ch | PINMUX19    | Pin Multiplexing Control 19 Register | Privileged mode | Section 11.5.10.20 |
| 01C1 4170h | SUSPSRC     | Suspend Source Register              | Privileged mode | Section 11.5.11    |
| 01C1 4174h | CHIPSIG     | Chip Signal Register                 | _               | Section 11.5.12    |
| 01C1 4178h | CHIPSIG_CLR | Chip Signal Clear Register           | _               | Section 11.5.13    |
| 01C1 417Ch | CFGCHIP0    | Chip Configuration 0 Register        | Privileged mode | Section 11.5.14    |
| 01C1 4180h | CFGCHIP1    | Chip Configuration 1 Register        | Privileged mode | Section 11.5.15    |
| 01C1 4184h | CFGCHIP2    | Chip Configuration 2 Register        | Privileged mode | Section 11.5.16    |
| 01C1 4188h | CFGCHIP3    | Chip Configuration 3 Register        | Privileged mode | Section 11.5.17    |
| 01C1 418Ch | CFGCHIP4    | Chip Configuration 4 Register        | Privileged mode | Section 11.5.18    |

Table 11-4. System Configuration Module 1 (SYSCFG1) Registers

| Address    | Acronym   | Register Description               | Access          | Section         |
|------------|-----------|------------------------------------|-----------------|-----------------|
| 01E2 C000h | VTPIO_CTL | VTP I/O Control Register           | Privileged mode | Section 11.5.19 |
| 01E2 C004h | DDR_SLEW  | DDR Slew Register                  | Privileged mode | Section 11.5.20 |
| 01E2 C008h | DEEPSLEEP | Deep Sleep Register                | Privileged mode | Section 11.5.21 |
| 01E2 C00Ch | PUPD_ENA  | Pullup/Pulldown Enable Register    | Privileged mode | Section 11.5.22 |
| 01E2 C010h | PUPD_SEL  | Pullup/Pulldown Selection Register | Privileged mode | Section 11.5.23 |
| 01E2 C014h | RXACTIVE  | RXACTIVE Control Register          | Privileged mode | Section 11.5.24 |
| 01E2 C018h | PWRDN     | Power Down Control Register        | Privileged mode | Section 11.5.25 |



#### 11.5.1 Revision Identification Register (REVID)

The revision identification register (REVID) provides the revision information for the SYSCFG module. The REVID is shown in Figure 11-1 and described in Table 11-5.

#### Figure 11-1. Revision Identification Register (REVID)



LEGEND: R = Read only; -n = value after reset

#### Table 11-5. Revision Identification Register (REVID) Field Descriptions

| Bit  | Field | Value      | Description                                              |
|------|-------|------------|----------------------------------------------------------|
| 31-0 | REV   | 4E84 0102h | Revision ID. Revision information for the SYSCFG module. |

#### 11.5.2 Device Identification Register 0 (DEVIDR0)

The device identification register 0 (DEVIDR0) contains a software readable version of the JTAG ID device. Software can use this register to determine the version of the device on which it is executing. The DEVIDR0 is shown in Figure 11-2 and described in Table 11-6.

#### Figure 11-2. Device Identification Register 0 (DEVIDR0)



LEGEND: R = Read only; -n = value after reset

#### Table 11-6. Device Identification Register 0 (DEVIDR0) Field Descriptions

| Bit  | Field  | Value      | Description            |
|------|--------|------------|------------------------|
| 31-0 | DEVID0 | 0B7D 102Fh | Device identification. |



#### 11.5.3 Boot Configuration Register (BOOTCFG)

The device boot and configuration settings are latched at device reset, and captured in the boot configuration register (BOOTCFG). See the device-specific data manual and Chapter 13 for details on boot and configuration settings. The BOOTCFG is shown in Figure 11-3 and described in Table 11-7.

Figure 11-3. Boot Configuration Register (BOOTCFG)



LEGEND: R = Read only; -n = value after reset

#### Table 11-7. Boot Configuration Register (BOOTCFG) Field Descriptions

| Bit   | Field    | Value   | Description                                               |
|-------|----------|---------|-----------------------------------------------------------|
| 31-16 | Reserved | 0       | Reserved                                                  |
| 15-0  | BOOTMODE | 0-FFFFh | Boot Mode. This reflects the state of the boot mode pins. |



#### 11.5.4 Kick Registers (KICK0R-KICK1R)

The SYSCFG module has a protection mechanism to prevent any spurious writes from changing any of the modules memory-mapped registers. At power-on reset, none of the SYSCFG module registers are writeable (they are readable). To allow writing to the registers in the module, it is required to "unlock" the registers by writing to two memory-mapped registers in the SYSCFG module, Kick0 and Kick1, with exact data values. Once these values are written, then all the registers in the SYSCFG module that are writeable can be written to. See Section 11.2.2 for the exact key values and sequence of steps. Writing any other data value to either of these kick registers will cause the memory mapped registers to be "locked" again and block out any write accesses to registers in the SYSCFG module.

#### 11.5.4.1 Kick 0 Register (KICK0R)

The KICKOR is shown in Figure 11-4 and described in Table 11-8.

#### Figure 11-4. Kick 0 Register (KICK0R)



LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-8. Kick 0 Register (KICK0R) Field Descriptions

| Bit  | Field | Value        | Description                                                                                                                                                                                                                    |
|------|-------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | KICK0 | 0-FFFF FFFFh | <b>KICKOR allows writing to unlock the kick0 data.</b> The written data must be 83E7 0B13h to unlock this register. It must be written before writing to the kick1 register. Writing any other value will lock the other MMRs. |

#### 11.5.4.2 Kick 1 Register (KICK1R)

The KICK1R is shown in Figure 11-5 and described in Table 11-9.

#### Figure 11-5. Kick 1 Register (KICK1R)



LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-9. Kick 1 Register (KICK1R) Field Descriptions

| Bit  | Field | Value | Description                                                                                                                                                                                                                                                                 |
|------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | KICK1 |       | KICK1R allows writing to unlock the kick1 data and the kicker mechanism to write to other MMRs. The written data must be 95A4 F1E0h to unlock this register. KICK0R must be written before writing to the kick1 register. Writing any other value will lock the other MMRs. |



#### 11.5.5 Host 0 Configuration Register (HOST0CFG)

The ARM subsystem is held in reset when 0 is written to the BOOTRDY bit in the host 0 configuration register (HOST0CFG). In a typical application, the BOOTRDY bit should not be cleared.

The HOST0CFG is shown in Figure 11-6 and described in Table 11-10.

NOTE: In addition to writing to HOSTOCFG, the ARM subsystem must be enabled via the power and sleep controller (PSC) module. By default, the ARM subsystem is in a SwRstDisable state (see Chapter 9 for additional details).

#### Figure 11-6. Host 0 Configuration Register (HOST0CFG)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 11-10. Host 0 Configuration Register (HOST0CFG) Field Descriptions

| Bit  | Field    | Value | Description                              |
|------|----------|-------|------------------------------------------|
| 31-1 | Reserved | 0     | Reserved                                 |
| 0    | BOOTRDY  |       | ARM boot ready bit allowing ARM to boot. |
|      |          | 0     | ARM held in reset mode.                  |
|      |          | 1     | ARM released from wait in reset mode.    |



#### 11.5.6 Host 1 Configuration Register (HOST1CFG)

The host 1 configuration register (HOST1CFG) provides information on the DSP boot address value at power-on reset. The boot address defaults to 0070 0000h (DSP ROM) on power-up. The address field is read/writeable after reset and can be modified to allow execution from an alternate location after a module level or local reset on the DSP. The HOST1CFG is shown in Figure 11-7 and described in Table 11-11.

Figure 11-7. Host 1 Configuration Register (HOST1CFG)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 11-11. Host 1 Configuration Register (HOST1CFG) Field Descriptions

| Bit   |                  |            | Description              |
|-------|------------------|------------|--------------------------|
| 31-10 | DSP_ISTP_RST_VAL | 0-3F FFFFh | DSP boot address vector. |
| 9-0   | Reserved         | 0          | Reserved                 |



#### 11.5.7 Interrupt Registers

The interrupt registers are a set of registers that provide control for the address and protection violation error interrupt generated by the SYSCFG module when there is an address or protection violation to the module's memory-mapped register address space. This includes enable control, interrupt set and clear control, and end of interrupt (EOI) control.

#### 11.5.7.1 Interrupt Raw Status/Set Register (IRAWSTAT)

The interrupt raw status/set register (IRAWSTAT) shows the interrupt status before enabling the interrupt and allows setting of the interrupt status. The IRAWSTAT is shown in Figure 11-8 and described in Table 11-12.

Figure 11-8. Interrupt Raw Status/Set Register (IRAWSTAT)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 11-12. Interrupt Raw Status/Set Register (IRAWSTAT) Field Descriptions

| Bit  | Field    | Value | Description                                                                                                  |
|------|----------|-------|--------------------------------------------------------------------------------------------------------------|
| 31-2 | Reserved | 0     | Reserved. Always read 0.                                                                                     |
| 1    | ADDRERR  |       | Addressing violation error. Reading this bit field reflects the raw status of the interrupt before enabling. |
|      |          | 0     | Indicates the interrupt is not set. Writing 0 has no effect.                                                 |
|      |          | 1     | Indicates the interrupt is set. Writing 1 sets the status.                                                   |
| 0    | PROTERR  |       | Protection violation error. Reading this bit field reflects the raw status of the interrupt before enabling. |
|      |          | 0     | Indicates the interrupt is not set. Writing 0 has no effect.                                                 |
|      |          | 1     | Indicates the interrupt is set. Writing 1 sets the status.                                                   |



#### 11.5.7.2 Interrupt Enable Status/Clear Register (IENSTAT)

The interrupt enable status/clear register (IENSTAT) shows the status of enabled interrupt and allows clearing of the interrupt status. The IENSTAT is shown in Figure 11-9 and described in Table 11-13.

Figure 11-9. Interrupt Enable Status/Clear Register (IENSTAT)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 11-13. Interrupt Enable Status/Clear Register (IENSTAT) Field Descriptions

| Bit  | Field    | Value | Description                                                                               |
|------|----------|-------|-------------------------------------------------------------------------------------------|
| 31-2 | Reserved | 0     | Reserved. Always read 0.                                                                  |
| 1    | ADDRERR  |       | Addressing violation error. Reading this bit field reflects the interrupt enabled status. |
|      |          | 0     | Indicates the interrupt is not set. Writing 0 has no effect.                              |
|      |          | 1     | Indicates the interrupt is set. Writing 1 clears the status.                              |
| 0    | PROTERR  |       | Protection violation error. Reading this bit field reflects the interrupt enabled status. |
|      |          | 0     | Indicates the interrupt is not set. Writing 0 has no effect.                              |
|      |          | 1     | Indicates the interrupt is set. Writing 1 clears the status.                              |



#### 11.5.7.3 Interrupt Enable Register (IENSET)

The interrupt enable register (IENSET) allows setting/enabling the interrupt for address and/or protection violation condition. It also shows the value of the register (whether or not interrupt is enabled). The IENSET is shown in Figure 11-10 and described in Table 11-14.

Figure 11-10. Interrupt Enable Register (IENSET)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 11-14. Interrupt Enable Register (IENSET) Field Descriptions

| Bit  | Field      | Value | Description                         |
|------|------------|-------|-------------------------------------|
| 31-2 | Reserved   | 0     | Reserved. Always read 0.            |
| 1    | ADDRERR_EN |       | Addressing violation error.         |
|      |            | 0     | Writing a 0 has not effect.         |
|      |            | 1     | Writing a 1 enables this interrupt. |
| 0    | PROTERR_EN |       | Protection violation error.         |
|      |            | 0     | Writing a 0 has not effect.         |
|      |            | 1     | Writing a 1 enables this interrupt. |

#### 11.5.7.4 Interrupt Enable Clear Register (IENCLR)

The interrupt enable clear register (IENCLR) allows clearing/disable the interrupt for address and/or protection violation condition. It also shows the value of the interrupt enable register (IENSET). The IENCLR is shown in Figure 11-11 and described in Table 11-15.

Figure 11-11. Interrupt Enable Clear Register (IENCLR)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 11-15. Interrupt Enable Clear Register (IENCLR) Field Descriptions

| Bit  | Field         | Value | Description                                 |
|------|---------------|-------|---------------------------------------------|
| 31-2 | Reserved      | 0     | Reserved. Always read 0.                    |
| 1    | 1 ADDRERR_CLR |       | Addressing violation error.                 |
|      |               | 0     | Writing a 0 has not effect.                 |
|      |               | 1     | Writing a 1 clears/disables this interrupt. |
| 0    | PROTERR_CLR   |       | Protection violation error.                 |
|      |               | 0     | Writing a 0 has not effect.                 |
|      |               | 1     | Writing a 1 clears/disables this interrupt. |



#### 11.5.7.5 End of Interrupt Register (EOI)

The end of interrupt register (EOI) is used in software to indicate completion of the interrupt servicing of the SYSCFG interrupt (for address/protection violation). You should write a value of 0 to the EOI register bit 0 after the software has processed the SYSCFG interrupt, this acts as an acknowledgement of completion of the SYSCFG interrupt so that the module can reliably generate the subsequent interrupts. The EOI is shown in Figure 11-12 and described in Table 11-16.

Figure 11-12. End of Interrupt Register (EOI)



LEGEND: R = Read only; W = Write only; -n = value after reset

#### Table 11-16. End of Interrupt Register (EOI) Field Descriptions

|   | Bit  | Field    | Value | escription                                                            |  |  |  |  |  |  |
|---|------|----------|-------|-----------------------------------------------------------------------|--|--|--|--|--|--|
| 3 | 31-8 | Reserved | 0     | Reserved. Always read 0.                                              |  |  |  |  |  |  |
|   | 7-0  | EOIVECT  | 0-FFh | EOI vector value. Write the interrupt distribution value of the chip. |  |  |  |  |  |  |

#### 11.5.8 Fault Registers

The fault registers are a group of registers responsible for capturing the details on the faulty (address/protection violation errors) accesses, such as address and type of error.

#### 11.5.8.1 Fault Address Register (FLTADDRR)

The fault address register (FLTADDRR) captures the address of the first transfer that causes the address or memory violation error. The FLTADDRR is shown in Figure 11-13 and described in Table 11-17.

#### Figure 11-13. Fault Address Register (FLTADDRR)



LEGEND: R = Read only; -n = value after reset

#### Table 11-17. Fault Address Register (FLTADDRR) Field Descriptions

| Bit  | Field   | Value        | Description                                 |
|------|---------|--------------|---------------------------------------------|
| 31-0 | FLTADDR | 0-FFFF FFFFh | Fault address for the first fault transfer. |



#### 11.5.8.2 Fault Status Register (FLTSTAT)

The fault status register (FLTSTAT) holds/captures additional attributes and status of the first erroneous transaction. This includes things like the master id for the master that caused the address/memory violation error, details on whether it is a user or supervisor level read/write or execute fault. The FLTSTAT is shown in Figure 11-14 and described in Table 11-18.

Figure 11-14. Fault Status Register (FLTSTAT)



LEGEND: R = Read only; -n = value after reset

#### Table 11-18. Fault Status Register (FLTSTAT) Field Descriptions

| Bit   | Field    | Value   | Description                               |
|-------|----------|---------|-------------------------------------------|
| 31-24 | ID       | 0-FFh   | Transfer ID of the first fault transfer.  |
| 23-16 | MSTID    | 0-FFh   | Master ID of the first fault transfer.    |
| 15-13 | Reserved | 0       | Reserved. Always read 0                   |
| 12-9  | PRIVID   | 0-Fh    | Privilege ID of the first fault transfer. |
| 8-6   | Reserved | 0       | Reserved. Always read 0                   |
| 5-0   | TYPE     |         | Fault type of first fault transfer.       |
|       |          | 0       | No transfer fault                         |
|       |          | 1h      | User execute fault                        |
|       |          | 2h      | User write fault                          |
|       |          | 3h      | Reserved                                  |
|       |          | 4h      | User read fault                           |
|       |          | 5h-7h   | Reserved                                  |
|       |          | 8h      | Supervisor execute fault                  |
|       |          | 9h-Fh   | Reserved                                  |
|       |          | 10h     | Supervisor write fault                    |
|       |          | 11h-1Fh | Reserved                                  |
|       |          | 20h     | Supervisor read fault                     |
|       |          | 21h-3Fh | Reserved                                  |



#### 11.5.9 Master Priority Registers (MSTPRI0-MSTPRI2)

#### 11.5.9.1 Master Priority 0 Register (MSTPRI0)

The master priority 0 register (MSTPRI0) is shown in Figure 11-15 and described in Table 11-19.

#### Figure 11-15. Master Priority 0 Register (MSTPRI0)

| 31         | 30 |          | 28 | 27         | 26 |          | 24 | 23        | 22 |        | 20 | 19        | 18 |        | 16 |
|------------|----|----------|----|------------|----|----------|----|-----------|----|--------|----|-----------|----|--------|----|
| Rsvd       |    | Reserved |    | Rsvd       |    | Reserved |    | Rsvd      |    | SATA   |    | Rsvd      |    | UPP    |    |
| R/W-0      |    | R/W-4h   |    | R/W-0      |    | R/W-4h   |    | R/W-0     |    | R/W-4h |    | R/W-0     |    | R/W-4h |    |
|            |    |          |    |            |    |          |    |           |    |        |    |           |    |        |    |
| 15         | 14 |          | 12 | 11         | 10 |          | 8  | 7         | 6  |        | 4  | 3         | 2  |        | 0  |
| 15<br>Rsvd | 14 | DSP_CFG  | 12 | 11<br>Rsvd |    | DSP_MDMA | 8  | 7<br>Rsvd | 6  | ARM_D  | 4  | 3<br>Rsvd | 2  | ARM_I  | 0  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 11-19. Master Priority 0 Register (MSTPRI0) Field Descriptions

| Bit   | Field    | Value | Description                                                                                   |  |  |  |  |  |
|-------|----------|-------|-----------------------------------------------------------------------------------------------|--|--|--|--|--|
| 31    | Reserved | 0     | Reserved. Write the default value when modifying this register.                               |  |  |  |  |  |
| 30-28 | Reserved | 4h    | served. Write the default value when modifying this register.                                 |  |  |  |  |  |
| 27    | Reserved | 0     | Reserved. Write the default value when modifying this register.                               |  |  |  |  |  |
| 26-24 | Reserved | 4h    | Reserved. Write the default value when modifying this register.                               |  |  |  |  |  |
| 23    | Reserved | 0     | Reserved. Write the default value when modifying this register.                               |  |  |  |  |  |
| 22-20 | SATA     | 0-7h  | SATA port priority. Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).           |  |  |  |  |  |
| 19    | Reserved | 0     | Reserved. Write the default value when modifying this register.                               |  |  |  |  |  |
| 18-16 | UPP      | 0-7h  | <b>uPP port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).     |  |  |  |  |  |
| 15    | Reserved | 0     | Reserved. Write the default value when modifying this register.                               |  |  |  |  |  |
| 14-12 | DSP_CFG  | 0-7h  | <b>DSP CFG port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest). |  |  |  |  |  |
| 11    | Reserved | 0     | Reserved. Always read as 0.                                                                   |  |  |  |  |  |
| 10-8  | DSP_MDMA | 0-7h  | <b>DSP DMA port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest). |  |  |  |  |  |
| 7     | Reserved | 0     | Reserved. Always read as 0.                                                                   |  |  |  |  |  |
| 6-4   | ARM_D    | 0-7h  | <b>ARM_D port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).   |  |  |  |  |  |
| 3     | Reserved | 0     | Reserved. Always read as 0.                                                                   |  |  |  |  |  |
| 2-0   | ARM_I    | 0-7h  | <b>ARM_I port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).   |  |  |  |  |  |



#### 11.5.9.2 Master Priority 1 Register (MSTPRI1)

The master priority 1 register (MSTPRI1) is shown in Figure 11-16 and described in Table 11-20.

#### Figure 11-16. Master Priority 1 Register (MSTPRI1)

| 31    | 30         | 28 | 27    | 26         | 24     | 23   | 22       |       | 20 | 19    | 18        | 1     | 16 |
|-------|------------|----|-------|------------|--------|------|----------|-------|----|-------|-----------|-------|----|
| Rsvd  | VPIF_DMA_1 |    | Rsvd  | VPIF_DMA_0 |        | Rsvd | Reserved |       |    | Rsvd  | EDMA31TC0 |       |    |
| R/W-0 | R/W-       | 4h | R/W-0 | R/W        | R/W-4h |      | R/W-4h   |       |    | R/W-0 | R/W-4h    |       |    |
| 15    | 14         | 12 | 11    | 10         | 8      | 7    | 6        |       | 4  | 3     | 2         | (     | 0  |
| Rsvd  | EDMA30TC1  |    | Rsvd  | EDMA3      | OTC0   | Rsvd |          | PRU1  |    | Rsvd  |           | PRU0  |    |
| R/W-0 | R/W-0 R-   |    | R-0   | R/W        | /-O    | R-0  |          | R/W-0 |    | R-0   |           | R/W-0 |    |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 11-20. Master Priority 1 Register (MSTPRI1) Field Descriptions

| Bit   | Field      | Value | Description                                                                                       |
|-------|------------|-------|---------------------------------------------------------------------------------------------------|
| 31    | Reserved   | 0     | Reserved. Write the default value when modifying this register.                                   |
| 30-28 | VPIF_DMA_1 | 0-7h  | <b>VPIF DMA1 port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).   |
| 27    | Reserved   | 0     | Reserved. Write the default value when modifying this register.                                   |
| 26-24 | VPIF_DMA_0 | 0-7h  | <b>VPIF DMA0 port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).   |
| 23    | Reserved   | 0     | Reserved. Write the default value when modifying this register.                                   |
| 22-20 | Reserved   | 4h    | Reserved. Write the default value when modifying this register.                                   |
| 19    | Reserved   | 0     | Reserved. Write the default value when modifying this register.                                   |
| 18-16 | EDMA31TC0  | 0-7h  | <b>EDMA3_1_TC0 port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest). |
| 15    | Reserved   | 0     | Reserved. Write the default value when modifying this register.                                   |
| 14-12 | EDMA30TC1  | 0-7h  | <b>EDMA3_0_TC1 port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest). |
| 11    | Reserved   | 0     | Reserved. Always read as 0.                                                                       |
| 10-8  | EDMA30TC0  | 0-7h  | <b>EDMA3_0_TC0 port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest). |
| 7     | Reserved   | 0     | Reserved. Always read as 0.                                                                       |
| 6-4   | PRU1       | 0-7h  | <b>PRU1 port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).        |
| 3     | Reserved   | 0     | Reserved. Always read as 0.                                                                       |
| 2-0   | PRU0       | 0-7h  | <b>PRU0 port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).        |



#### 11.5.9.3 Master Priority 2 Register (MSTPRI2)

The master priority 2 register (MSTPRI2) is shown in Figure 11-17 and described in Table 11-21.

#### Figure 11-17. Master Priority 2 Register (MSTPRI2)

| 31    | 30 |          | 28 | 27    | 26 |         | 24 | 23    | 22 |          | 20 | 19    | 18 |          | 16 |
|-------|----|----------|----|-------|----|---------|----|-------|----|----------|----|-------|----|----------|----|
| Rsvd  |    | LCDC     |    | Rsvd  |    | USB1    |    | Rsvd  |    | UHPI     |    | Rsvd  |    | Reserved |    |
| R/W-0 |    | R/W-5h   |    | R/W-0 |    | R/W-4h  |    | R/W-0 |    | R/W-6h   |    | R/W-0 |    | R/W-0    |    |
| 15    | 14 |          | 12 | 11    | 10 |         | 8  | 7     | 6  |          | 4  | 3     | 2  |          | 0  |
| Rsvd  | ι  | JSB0CDMA | ١  | Rsvd  |    | USB0CFG |    | Rsvd  |    | Reserved |    | Rsvd  |    | EMAC     |    |
| R/W-0 |    | R/W-4h   |    | R/W-0 |    | R/W-4h  |    | R/W-0 |    | R/W-0    |    | R/W-0 |    | R/W-4h   |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-21. Master Priority 2 Register (MSTPRI2) Field Descriptions

| Bit   | Field    | Value | Description                                                                                              |
|-------|----------|-------|----------------------------------------------------------------------------------------------------------|
| 31    | Reserved | 0     | Reserved. Write the default value when modifying this register.                                          |
| 30-28 | LCDC     | 0-7h  | <b>LCDC port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).               |
| 27    | Reserved | 0     | Reserved. Write the default value when modifying this register.                                          |
| 26-24 | USB1     | 0-7h  | <b>USB1 (USB1.1) port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).      |
| 23    | Reserved | 0     | Reserved. Write the default value when modifying this register.                                          |
| 22-20 | UHPI     | 0-7h  | <b>HPI port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).                |
| 19    | Reserved | 0     | Reserved. Write the default value when modifying this register.                                          |
| 18-16 | Reserved | 0     | Reserved. Write the default value to all bits when modifying this register.                              |
| 15    | Reserved | 0     | Reserved. Write the default value when modifying this register.                                          |
| 14-12 | USB0CDMA | 0-7h  | <b>USB0 (USB2.0) CDMA port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest). |
| 11    | Reserved | 0     | Reserved. Write the default value when modifying this register.                                          |
| 10-8  | USB0CFG  | 0-7h  | <b>USB0 (USB2.0) CFG port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).  |
| 7     | Reserved | 0     | Reserved. Write the default value to all bits when modifying this register.                              |
| 6-4   | Reserved | 0     | Reserved. Write the default value to all bits when modifying this register.                              |
| 3     | Reserved | 0     | Reserved. Write the default value when modifying this register.                                          |
| 2-0   | EMAC     | 0-7h  | <b>EMAC port priority.</b> Bit = 0 = priority 0 (highest); bit = 7h = priority 7 (lowest).               |



#### 11.5.10 Pin Multiplexing Control Registers (PINMUX0-PINMUX19)

Extensive use of pin multiplexing is used to accommodate the large number of peripheral functions in the smallest possible package. On the device, pin multiplexing can be controlled on a pin by pin basis. This is done by the pin multiplexing registers (PINMUX0-PINMUX19). Each pin that is multiplexed with several different functions has a corresponding 4-bit field in PINMUX*n*. Pin multiplexing selects which of several peripheral pin functions control the pins I/O buffer output data and output enable values only. Note that the input from each pin is always routed to all of the peripherals that share the pin; the PINMUX registers have no effect on input from a pin. Hardware does not attempt to ensure that the proper pin multiplexing is selected for the peripherals or that interface mode is being used. Detailed information about the pin multiplexing and control is covered in the device-specific data manual. Access to the pin multiplexing utility is available in *OMAP-L1x8*, *TMS320C6742/6/8 Pin Multiplexing Utility Application Report* (SPRAB63).

#### 11.5.10.1 Pin Multiplexing Control 0 Register (PINMUX0)

Figure 11-18. Pin Multiplexing Control 0 Register (PINMUX0)

| 31 |                   | 28 | 27 |                  | 24 | 23 |                            | 20 | 19 |                            | 16 |
|----|-------------------|----|----|------------------|----|----|----------------------------|----|----|----------------------------|----|
|    | PINMUX0_31_28     |    |    | PINMUX0_27_24    |    |    | PINMUX0_23_20              |    |    | PINMUX0_19_16              |    |
|    | R/W-0             |    |    | R/W-0            |    |    | R/W-0                      |    |    | R/W-0                      |    |
| 15 |                   | 12 | 11 |                  | 8  | 7  |                            | 4  | 3  |                            | 0  |
|    | PINMUX0 15 12     |    |    | PINMUX0 11 8     |    |    | PINMUX0 7 4                |    |    | PINMUX0 3 0                |    |
|    | 1 111110710_10_12 |    |    | 1 111110710_11_0 |    |    | 1 11 11 11 10 7 10 _ 7 _ 1 |    |    | 1 11 11 11 10 7 10 _ 0 _ 0 |    |

LEGEND: R/W = Read/Write; -n = value after reset

Table 11-22. Pin Multiplexing Control 0 Register (PINMUX0) Field Descriptions

| Bit   | Field         | Value | Description                                              |
|-------|---------------|-------|----------------------------------------------------------|
| 31-28 | PINMUX0_31_28 |       | DEEPSLEEP/RTC_ALARM/UART2_CTS/GP0[8] Control             |
|       |               | 0     | Selects Function DEEPSLEEP                               |
|       |               | 1h    | Reserved                                                 |
|       |               | 2h    | Selects Function RTC_ALARM                               |
|       |               | 3h    | Reserved                                                 |
|       |               | 4h    | Selects Function UART2_CTS                               |
|       |               | 5h-7h | Reserved                                                 |
|       |               | 8h    | Selects Function GP0[8]                                  |
|       |               | 9h-Fh | Reserved                                                 |
| 27-24 | PINMUX0_27_24 |       | PRU0_R31[16]/AMUTE/PRU0_R30[16]/UART2_RTS/GP0[9] Control |
|       |               | 0     | Selects Function PRU0_R31[16]                            |
|       |               | 1h    | Selects Function AMUTE                                   |
|       |               | 2h    | Selects Function PRU0_R30[16]                            |
|       |               | 3h    | Reserved                                                 |
|       |               | 4h    | Selects Function UART2_RTS                               |
|       |               | 5h-7h | Reserved                                                 |
|       |               | 8h    | Selects Function GP0[9]                                  |
|       |               | 9h-Fh | Reserved                                                 |



# Table 11-22. Pin Multiplexing Control 0 Register (PINMUX0) Field Descriptions (continued)

| 23-20                                                                                                                                                                                                                                                                                                       |     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1h Selects Function AHCLKX 2h Selects Function USB_REFCLKIN 3h Reserved 4h Selects Function UART1_CTS 5h-7h Reserved 8h Selects Function GP0[10] 9h-Fh Reserved  19-16 PINMUX0_19_16  0 PRU0_R31[18]/AHCLKR/PRU0_R30[18]/UART1_RTS/GP0[11] Control Selects Function PRU0_R31[18] 1h Selects Function AHCLKR | rol |
| 2h   Selects Function USB_REFCLKIN   3h   Reserved                                                                                                                                                                                                                                                          | rol |
| 3h   Reserved     4h   Selects Function UART1_CTS     5h-7h   Reserved   8h   Selects Function GP0[10]     9h-Fh   Reserved     19-16   PINMUX0_19_16     PRU0_R31[18]/AHCLKR/PRU0_R30[18]/UART1_RTS/GP0[11] Control   Selects Function PRU0_R31[18]   Selects Function AHCLKR                              | rol |
| 4h Selects Function UART1_CTS  5h-7h Reserved  8h Selects Function GP0[10]  9h-Fh Reserved  19-16 PINMUX0_19_16  0 PRU0_R31[18]/AHCLKR/PRU0_R30[18]/UART1_RTS/GP0[11] Contr  0 Selects Function PRU0_R31[18]  1h Selects Function AHCLKR                                                                    | rol |
| 5h-7h   Reserved   Selects Function GP0[10]   PINMUX0_19_16   PRU0_R31[18]/AHCLKR/PRU0_R30[18]/UART1_RTS/GP0[11] Control   Selects Function PRU0_R31[18]   Selects Function AHCLKR                                                                                                                          | rol |
| 8h   Selects Function GP0[10]                                                                                                                                                                                                                                                                               | rol |
| 9h-Fh Reserved  19-16 PINMUX0_19_16 PRU0_R31[18]/AHCLKR/PRU0_R30[18]/UART1_RTS/GP0[11] Contr 0 Selects Function PRU0_R31[18] 1h Selects Function AHCLKR                                                                                                                                                     | rol |
| 19-16 PINMUX0_19_16 PRU0_R31[18]/AHCLKR/PRU0_R30[18]/UART1_RTS/GP0[11] Contr<br>0 Selects Function PRU0_R31[18]<br>1h Selects Function AHCLKR                                                                                                                                                               | rol |
| 0 Selects Function PRU0_R31[18] 1h Selects Function AHCLKR                                                                                                                                                                                                                                                  | rol |
| 1h Selects Function AHCLKR                                                                                                                                                                                                                                                                                  |     |
|                                                                                                                                                                                                                                                                                                             |     |
| 2h Selects Function PRU0_R30[18]                                                                                                                                                                                                                                                                            |     |
|                                                                                                                                                                                                                                                                                                             |     |
| 3h Reserved                                                                                                                                                                                                                                                                                                 |     |
| 4h Selects Function UART1_RTS                                                                                                                                                                                                                                                                               |     |
| 5h-7h Reserved                                                                                                                                                                                                                                                                                              |     |
| 8h Selects Function GP0[11]                                                                                                                                                                                                                                                                                 |     |
| 9h-Fh Reserved                                                                                                                                                                                                                                                                                              |     |
| 15-12 PINMUX0_15_12 PRU0_R31[19]/AFSX/GP0[12] Control                                                                                                                                                                                                                                                       |     |
| 0 Selects Function PRU0_R31[19]                                                                                                                                                                                                                                                                             |     |
| 1h Selects Function AFSX                                                                                                                                                                                                                                                                                    |     |
| 2h-7h Reserved                                                                                                                                                                                                                                                                                              |     |
| 8h Selects Function GP0[12]                                                                                                                                                                                                                                                                                 |     |
| 9h-Fh Reserved                                                                                                                                                                                                                                                                                              |     |
| 11-8 PINMUX0_11_8 PRU0_R31[20]/AFSR/GP0[13] Control                                                                                                                                                                                                                                                         |     |
| 0 Selects Function PRU0_R31[20]                                                                                                                                                                                                                                                                             |     |
| 1h Selects Function AFSR                                                                                                                                                                                                                                                                                    |     |
| 2h-7h Reserved                                                                                                                                                                                                                                                                                              |     |
| 8h Selects Function GP0[13]                                                                                                                                                                                                                                                                                 |     |
| 9h-Fh Reserved                                                                                                                                                                                                                                                                                              |     |
| 7-4 PINMUX0_7_4 PRU0_R31[21]/ACLKX/PRU0_R30[19]/GP0[14] Control                                                                                                                                                                                                                                             |     |
| 0 Selects Function PRU0_R31[21]                                                                                                                                                                                                                                                                             |     |
| 1h Selects Function ACLKX                                                                                                                                                                                                                                                                                   |     |
| 2h-3h Reserved                                                                                                                                                                                                                                                                                              |     |
| 4h Selects Function PRU0_R30[19]                                                                                                                                                                                                                                                                            |     |
| 5h-7h Reserved                                                                                                                                                                                                                                                                                              |     |
| 8h Selects Function GP0[14]                                                                                                                                                                                                                                                                                 |     |
| 9h-Fh Reserved                                                                                                                                                                                                                                                                                              |     |
| 3-0 PINMUX0_3_0 PRU0_R31[22]/ACLKR/PRU0_R30[20]/GP0[15] Control                                                                                                                                                                                                                                             |     |
| 0 Selects Function PRU0_R31[22]                                                                                                                                                                                                                                                                             |     |
| 1h Selects Function ACLKR                                                                                                                                                                                                                                                                                   |     |
| 2h-3h Reserved                                                                                                                                                                                                                                                                                              |     |
| 4h Selects Function PRU0_R30[20]                                                                                                                                                                                                                                                                            |     |
| 5h-7h Reserved                                                                                                                                                                                                                                                                                              |     |
| 8h Selects Function GP0[15]                                                                                                                                                                                                                                                                                 |     |
| 9h-Fh Reserved                                                                                                                                                                                                                                                                                              |     |



#### 11.5.10.2 Pin Multiplexing Control 1 Register (PINMUX1)

# Figure 11-19. Pin Multiplexing Control 1 Register (PINMUX1)

| 31 |               | 28 | 27 |               | 24 | 23 |               | 20 | 19 |               | 16 |
|----|---------------|----|----|---------------|----|----|---------------|----|----|---------------|----|
|    | PINMUX1_31_28 |    |    | PINMUX1_27_24 |    |    | PINMUX1_23_20 |    |    | PINMUX1_19_16 |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |
| 15 |               | 12 | 11 |               | 8  | 7  |               | 4  | 3  |               | 0  |
|    | PINMUX1_15_12 |    |    | PINMUX1_11_8  |    |    | PINMUX1_7_4   |    |    | PINMUX1_3_0   |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |

LEGEND: R/W = Read/Write; -n = value after reset

# Table 11-23. Pin Multiplexing Control 1 Register (PINMUX1) Field Descriptions

| Bit   | Field         | Value | Description                                         |
|-------|---------------|-------|-----------------------------------------------------|
| 31-28 | PINMUX1_31_28 |       | PRU0_R31[8]/AXR[8]/CLKS1/ECAP1_APWM1/GP0[0] Control |
|       |               | 0     | Selects Function PRU0_R31[8]                        |
|       |               | 1h    | Selects Function AXR[8]                             |
|       |               | 2h    | Selects Function CLKS1                              |
|       |               | 3h    | Reserved                                            |
|       |               | 4h    | Selects Function ECAP1_APWM1                        |
|       |               | 5h-7h | Reserved                                            |
|       |               | 8h    | Selects Function GP0[0]                             |
|       |               | 9h-Fh | Reserved                                            |
| 27-24 | PINMUX1_27_24 |       | AXR[9]/DX1/GP0[1] Control                           |
|       |               | 0     | Pin is 3-stated.                                    |
|       |               | 1h    | Selects Function AXR[9]                             |
|       |               | 2h    | Selects Function DX1                                |
|       |               | 3h-7h | Reserved                                            |
|       |               | 8h    | Selects Function GP0[1]                             |
|       |               | 9h-Fh | Reserved                                            |
| 23-20 | PINMUX1_23_20 |       | AXR[10]/DR1/GP0[2] Control                          |
|       |               | 0     | Pin is 3-stated.                                    |
|       |               | 1h    | Selects Function AXR[10]                            |
|       |               | 2h    | Selects Function DR1                                |
|       |               | 3h-7h | Reserved                                            |
|       |               | 8h    | Selects Function GP0[2]                             |
|       |               | 9h-Fh | Reserved                                            |
| 19-16 | PINMUX1_19_16 |       | AXR[11]/FSX1/GP0[3] Control                         |
|       |               | 0     | Pin is 3-stated.                                    |
|       |               | 1h    | Selects Function AXR[11]                            |
|       |               | 2h    | Selects Function FSX1                               |
|       |               | 3h-7h | Reserved                                            |
|       |               | 8h    | Selects Function GP0[3]                             |
|       |               | 9h-Fh | Reserved                                            |



# Table 11-23. Pin Multiplexing Control 1 Register (PINMUX1) Field Descriptions (continued)

| Bit   | Field         | Value | Description                                   |
|-------|---------------|-------|-----------------------------------------------|
| 15-12 | PINMUX1_15_12 |       | AXR[12]/FSR1/GP0[4] Control                   |
|       |               | 0     | Pin is 3-stated.                              |
|       |               | 1h    | Selects Function AXR[12]                      |
|       |               | 2h    | Selects Function FSR1                         |
|       |               | 3h-7h | Reserved                                      |
|       |               | 8h    | Selects Function GP0[4]                       |
|       |               | 9h-Fh | Reserved                                      |
| 11-8  | PINMUX1_11_8  |       | AXR[13]/CLKX1/GP0[5] Control                  |
|       |               | 0     | Pin is 3-stated.                              |
|       |               | 1h    | Selects Function AXR[13]                      |
|       |               | 2h    | Selects Function CLKX1                        |
|       |               | 3h-7h | Reserved                                      |
|       |               | 8h    | Selects Function GP0[5]                       |
|       |               | 9h-Fh | Reserved                                      |
| 7-4   | PINMUX1_7_4   |       | AXR[14]/CLKR1/GP0[6] Control                  |
|       |               | 0     | Pin is 3-stated.                              |
|       |               | 1h    | Selects Function AXR[14]                      |
|       |               | 2h    | Selects Function CLKR1                        |
|       |               | 3h-7h | Reserved                                      |
|       |               | 8h    | Selects Function GP0[6]                       |
|       |               | 9h-Fh | Reserved                                      |
| 3-0   | PINMUX1_3_0   |       | AXR[15]/EPWM0TZ[0]/ECAP2_APWM2/GP0[7] Control |
|       |               | 0     | Pin is 3-stated.                              |
|       |               | 1h    | Selects Function AXR[15]                      |
|       |               | 2h    | Selects Function EPWM0TZ[0]                   |
|       |               | 3h    | Reserved                                      |
|       |               | 4h    | Selects Function ECAP2_APWM2                  |
|       |               | 5h-7h | Reserved                                      |
|       |               | 8h    | Selects Function GP0[7]                       |
|       |               | 9h-Fh | Reserved                                      |



#### 11.5.10.3 Pin Multiplexing Control 2 Register (PINMUX2)

# Figure 11-20. Pin Multiplexing Control 2 Register (PINMUX2)

| 31 |               | 28 | 27 |               | 24 | 23 |               | 20 | 19 |               | 16 |
|----|---------------|----|----|---------------|----|----|---------------|----|----|---------------|----|
|    | PINMUX2_31_28 |    |    | PINMUX2_27_24 |    |    | PINMUX2_23_20 |    |    | PINMUX2_19_16 |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |
| 15 |               | 12 | 11 |               | 8  | 7  |               | 4  | 3  |               | 0  |
|    | PINMUX2_15_12 |    |    | PINMUX2_11_8  |    |    | PINMUX2_7_4   |    |    | PINMUX2_3_0   |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |

LEGEND: R/W = Read/Write; -n = value after reset

# Table 11-24. Pin Multiplexing Control 2 Register (PINMUX2) Field Descriptions

| Bit   | Field         | Value | Description                                        |
|-------|---------------|-------|----------------------------------------------------|
| 31-28 | PINMUX2_31_28 |       | CLKS0/AXR[0]/ECAP0_APWM0/GP8[7]/MII_TXD[0] Control |
|       |               | 0     | Selects Function CLKS0                             |
|       |               | 1h    | Selects Function AXR[0]                            |
|       |               | 2h    | Selects Function ECAP0_APWM0                       |
|       |               | 3h    | Reserved                                           |
|       |               | 4h    | Selects Function GP8[7]                            |
|       |               | 5h-7h | Reserved                                           |
|       |               | 8h    | Selects Function MII_TXD[0]                        |
|       |               | 9h-Fh | Reserved                                           |
| 27-24 | PINMUX2_27_24 |       | AXR[1]/DX0/GP1[9]/MII_TXD[1] Control               |
|       |               | 0     | Pin is 3-stated.                                   |
|       |               | 1h    | Selects Function AXR[1]                            |
|       |               | 2h    | Selects Function DX0                               |
|       |               | 3h    | Reserved                                           |
|       |               | 4h    | Selects Function GP1[9]                            |
|       |               | 5h-7h | Reserved                                           |
|       |               | 8h    | Selects Function MII_TXD[1]                        |
|       |               | 9h-Fh | Reserved                                           |
| 23-20 | PINMUX2_23_20 |       | AXR[2]/DR0/GP1[10]/MII_TXD[2] Control              |
|       |               | 0     | Pin is 3-stated.                                   |
|       |               | 1h    | Selects Function AXR[2]                            |
|       |               | 2h    | Selects Function DR0                               |
|       |               | 3h    | Reserved                                           |
|       |               | 4h    | Selects Function GP1[10]                           |
|       |               | 5h-7h | Reserved                                           |
|       |               | 8h    | Selects Function MII_TXD[2]                        |
|       |               | 9h-Fh | Reserved                                           |



# Table 11-24. Pin Multiplexing Control 2 Register (PINMUX2) Field Descriptions (continued)

| Bit   | Field         | Value | Description                                                |
|-------|---------------|-------|------------------------------------------------------------|
| 19-16 | PINMUX2_19_16 |       | AXR[3]/FSX0/GP1[11]/MII_TXD[3] Control                     |
|       |               | 0     | Pin is 3-stated.                                           |
|       |               | 1h    | Selects Function AXR[3]                                    |
|       |               | 2h    | Selects Function FSX0                                      |
|       |               | 3h    | Reserved                                                   |
|       |               | 4h    | Selects Function GP1[11]                                   |
|       |               | 5h-7h | Reserved                                                   |
|       |               | 8h    | Selects Function MII_TXD[3]                                |
|       |               | 9h-Fh | Reserved                                                   |
| 15-12 | PINMUX2_15_12 |       | AXR[4]/FSR0/GP1[12]/MII_COL Control                        |
|       |               | 0     | Pin is 3-stated.                                           |
|       |               | 1h    | Selects Function AXR[4]                                    |
|       |               | 2h    | Selects Function FSR0                                      |
|       |               | 3h    | Reserved                                                   |
|       |               | 4h    | Selects Function GP1[12]                                   |
|       |               | 5h-7h | Reserved                                                   |
|       |               | 8h    | Selects Function MII_COL                                   |
|       |               | 9h-Fh | Reserved                                                   |
| 11-8  | PINMUX2_11_8  |       | AXR[5]/CLKX0/GP1[13]/MII_TXCLK Control                     |
|       |               | 0     | Pin is 3-stated.                                           |
|       |               | 1h    | Selects Function AXR[5]                                    |
|       |               | 2h    | Selects Function CLKX0                                     |
|       |               | 3h    | Reserved                                                   |
|       |               | 4h    | Selects Function GP1[13]                                   |
|       |               | 5h-7h | Reserved                                                   |
|       |               | 8h    | Selects Function MII_TXCLK                                 |
|       |               | 9h-Fh | Reserved                                                   |
| 7-4   | PINMUX2_7_4   |       | PRU0_R31[6]/AXR[6]/CLKR0/GP1[14]/MII_TXEN Control          |
|       |               | 0     | Selects Function PRU0_R31[6]                               |
|       |               | 1h    | Selects Function AXR[6]                                    |
|       |               | 2h    | Selects Function CLKR0                                     |
|       |               | 3h    | Reserved                                                   |
|       |               | 4h    | Selects Function GP1[14]                                   |
|       |               | 5h-7h | Reserved                                                   |
|       |               | 8h    | Selects Function MII_TXEN                                  |
|       |               | 9h-Fh | Reserved                                                   |
| 3-0   | PINMUX2_3_0   |       | PRU0_R31[7]/AXR[7]/EPWM1TZ[0]/PRU0_R30[17]/GP1[15] Control |
|       |               | 0     | Selects Function PRU0_R31[7]                               |
|       |               | 1h    | Selects Function AXR[7]                                    |
|       |               | 2h    | Selects Function EPWM1TZ[0]                                |
|       |               | 3h    | Reserved                                                   |
|       |               | 4h    | Selects Function PRU0_R30[17]                              |
|       |               | 5h-7h | Reserved                                                   |
|       |               | 8h    | Selects Function GP1[15]                                   |
|       |               | 9h-Fh | Reserved                                                   |



#### 11.5.10.4 Pin Multiplexing Control 3 Register (PINMUX3)

#### Figure 11-21. Pin Multiplexing Control 3 Register (PINMUX3)

| 31 |               | 28 | 27 |               | 24 | 23 |               | 20 | 19 |               | 16 |
|----|---------------|----|----|---------------|----|----|---------------|----|----|---------------|----|
|    | PINMUX3_31_28 |    |    | PINMUX3_27_24 |    |    | PINMUX3_23_20 |    |    | PINMUX3_19_16 |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |
| 15 |               | 12 | 11 |               | 8  | 7  |               | 4  | 3  |               | 0  |
|    | PINMUX3_15_12 |    |    | PINMUX3_11_8  |    |    | PINMUX3_7_4   |    |    | PINMUX3_3_0   |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-25. Pin Multiplexing Control 3 Register (PINMUX3) Field Descriptions

| Bit   | Field         | Value | Description                                                   |
|-------|---------------|-------|---------------------------------------------------------------|
| 31-28 | PINMUX3_31_28 |       | SATA_CPDET/SPI0_SCS[2]/UART0_RTS/GP8[1]/MII_RXD[0] Control    |
|       |               | 0     | Selects Function SATA_CPDET                                   |
|       |               | 1h    | Selects Function SPI0_SCS[2]                                  |
|       |               | 2h    | Selects Function UART0_RTS                                    |
|       |               | 3h    | Reserved                                                      |
|       |               | 4h    | Selects Function GP8[1]                                       |
|       |               | 5h-7h | Reserved                                                      |
|       |               | 8h    | Selects Function MII_RXD[0]                                   |
|       |               | 9h-Fh | Reserved                                                      |
| 27-24 | PINMUX3_27_24 |       | SATA_MPSWITCH/SPI0_SCS[3]/UART0_CTS/GP8[2]/MII_RXD[1] Control |
|       |               | 0     | Selects Function SATA_MPSWITCH                                |
|       |               | 1h    | Selects Function SPI0_SCS[3]                                  |
|       |               | 2h    | Selects Function UART0_CTS                                    |
|       |               | 3h    | Reserved                                                      |
|       |               | 4h    | Selects Function GP8[2]                                       |
|       |               | 5h-7h | Reserved                                                      |
|       |               | 8h    | Selects Function MII_RXD[1]                                   |
|       |               | 9h-Fh | Reserved                                                      |
| 23-20 | PINMUX3_23_20 |       | SPI0_SCS[4]/UART0_TXD/GP8[3]/MII_RXD[2] Control               |
|       |               | 0     | Pin is 3-stated.                                              |
|       |               | 1h    | Selects Function SPI0_SCS[4]                                  |
|       |               | 2h    | Selects Function UART0_TXD                                    |
|       |               | 3h    | Reserved                                                      |
|       |               | 4h    | Selects Function GP8[3]                                       |
|       |               | 5h-7h | Reserved                                                      |
|       |               | 8h    | Selects Function MII_RXD[2]                                   |
|       |               | 9h-Fh | Reserved                                                      |
| 19-16 | PINMUX3_19_16 |       | SPI0_SCS[5]/UART0_RXD/GP8[4]/MII_RXD[3] Control               |
|       |               | 0     | Pin is 3-stated.                                              |
|       |               | 1h    | Selects Function SPI0_SCS[5]                                  |
|       |               | 2h    | Selects Function UART0_RXD                                    |
|       |               | 3h    | Reserved                                                      |
|       |               | 4h    | Selects Function GP8[4]                                       |
|       |               | 5h-7h | Reserved                                                      |
|       |               | 8h    | Selects Function MII_RXD[3]                                   |
|       |               | 9h-Fh | Reserved                                                      |



# Table 11-25. Pin Multiplexing Control 3 Register (PINMUX3) Field Descriptions (continued)

| Bit   | Field         | Value | Description                                  |
|-------|---------------|-------|----------------------------------------------|
| 15-12 | PINMUX3_15_12 |       | SPI0_SIMO/EPWMSYNCO/GP8[5]/MII_CRS Control   |
|       |               | 0     | Pin is 3-stated.                             |
|       |               | 1h    | Selects Function SPI0_SIMO                   |
|       |               | 2h    | Selects Function EPWMSYNCO                   |
|       |               | 3h    | Reserved                                     |
|       |               | 4h    | Selects Function GP8[5]                      |
|       |               | 5h-7h | Reserved                                     |
|       |               | 8h    | Selects Function MII_CRS                     |
|       |               | 9h-Fh | Reserved                                     |
| 11-8  | PINMUX3_11_8  |       | SPI0_SOMI/EPWMSYNCI/GP8[6]/MII_RXER Control  |
|       |               | 0     | Pin is 3-stated.                             |
|       |               | 1h    | Selects Function SPI0_SOMI                   |
|       |               | 2h    | Selects Function EPWMSYNCI                   |
|       |               | 3h    | Reserved                                     |
|       |               | 4h    | Selects Function GP8[6]                      |
|       |               | 5h-7h | Reserved                                     |
|       |               | 8h    | Selects Function MII_RXER                    |
|       |               | 9h-Fh | Reserved                                     |
| 7-4   | PINMUX3_7_4   |       | SPI0_ENA/EPWM0B/PRU0_R30[6]/MII_RXDV Control |
|       |               | 0     | Pin is 3-stated.                             |
|       |               | 1h    | Selects Function SPI0_ENA                    |
|       |               | 2h    | Selects Function EPWM0B                      |
|       |               | 3h    | Reserved                                     |
|       |               | 4h    | Selects Function PRU0_R30[6]                 |
|       |               | 5h-7h | Reserved                                     |
|       |               | 8h    | Selects Function MII_RXDV                    |
|       |               | 9h-Fh | Reserved                                     |
| 3-0   | PINMUX3_3_0   |       | SPI0_CLK/EPWM0A/GP1[8]/MII_RXCLK Control     |
|       |               | 0     | Pin is 3-stated.                             |
|       |               | 1h    | Selects Function SPI0_CLK                    |
|       |               | 2h    | Selects Function EPWM0A                      |
|       |               | 3h    | Reserved                                     |
|       |               | 4h    | Selects Function GP1[8]                      |
|       |               | 5h-7h | Reserved                                     |
|       |               | 8h    | Selects Function MII_RXCLK                   |
|       |               | 9h-Fh | Reserved                                     |



#### 11.5.10.5 Pin Multiplexing Control 4 Register (PINMUX4)

### Figure 11-22. Pin Multiplexing Control 4 Register (PINMUX4)

| 31 |               | 28 | 27 |               | 24 | 23 |               | 20 | 19 |               | 16 |
|----|---------------|----|----|---------------|----|----|---------------|----|----|---------------|----|
|    | PINMUX4_31_28 |    |    | PINMUX4_27_24 |    |    | PINMUX4_23_20 |    |    | PINMUX4_19_16 |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |
| 15 |               | 12 | 11 |               | 8  | 7  |               | 4  | 3  |               | 0  |
|    | PINMUX4_15_12 |    |    | PINMUX4_11_8  |    |    | PINMUX4_7_4   |    |    | PINMUX4_3_0   |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-26. Pin Multiplexing Control 4 Register (PINMUX4) Field Descriptions

| Bit   | Field         | Value | Description                                    |
|-------|---------------|-------|------------------------------------------------|
| 31-28 | PINMUX4_31_28 |       | SP1_SCS[2]/UART1_TXD/SATA_CPPOD/GP1[0] Control |
|       |               | 0     | Pin is 3-stated.                               |
|       |               | 1h    | Selects Function SP1_SCS[2]                    |
|       |               | 2h    | Selects Function UART1_TXD                     |
|       |               | 3h    | Reserved                                       |
|       |               | 4h    | Selects Function SATA_CPPOD                    |
|       |               | 5h-7h | Reserved                                       |
|       |               | 8h    | Selects Function GP1[0]                        |
|       |               | 9h-Fh | Reserved                                       |
| 27-24 | PINMUX4_27_24 |       | SPI1_SCS[3]/UART1_RXD/SATA_LED/GP1[1] Control  |
|       |               | 0     | Pin is 3-stated.                               |
|       |               | 1h    | Selects Function SPI1_SCS[3]                   |
|       |               | 2h    | Selects Function UART1_RXD                     |
|       |               | 3h    | Reserved                                       |
|       |               | 4h    | Selects Function SATA_LED                      |
|       |               | 5h-7h | Reserved                                       |
|       |               | 8h    | Selects Function GP1[1]                        |
|       |               | 9h-Fh | Reserved                                       |
| 23-20 | PINMUX4_23_20 |       | SPI1_SCS[4]/UART2_TXD/I2C1_SDA/GP1[2] Control  |
|       |               | 0     | Pin is 3-stated.                               |
|       |               | 1h    | Selects Function SPI1_SCS[4]                   |
|       |               | 2h    | Selects Function UART2_TXD                     |
|       |               | 3h    | Reserved                                       |
|       |               | 4h    | Selects Function I2C1_SDA                      |
|       |               | 5h-7h | Reserved                                       |
|       |               | 8h    | Selects Function GP1[2]                        |
|       |               | 9h-Fh | Reserved                                       |
| 19-16 | PINMUX4_19_16 |       | SPI1_SCS[5]/UART2_RXD/I2C1_SCL/GP1[3] Control  |
|       |               | 0     | Pin is 3-stated.                               |
|       |               | 1h    | Selects Function SPI1_SCS[5]                   |
|       |               | 2h    | Selects Function UART2_RXD                     |
|       |               | 3h    | Reserved                                       |
|       |               | 4h    | Selects Function I2C1_SCL                      |
|       |               | 5h-7h | Reserved                                       |
|       |               | 8h    | Selects Function GP1[3]                        |
|       |               | 9h-Fh | Reserved                                       |



# Table 11-26. Pin Multiplexing Control 4 Register (PINMUX4) Field Descriptions (continued)

| Bit   | Field         | Value | Description                                                  |
|-------|---------------|-------|--------------------------------------------------------------|
| 15-12 | PINMUX4_15_12 |       | SPI1_SCS[6]/I2C0_SDA/TM64P3_OUT12/GP1[4] Control             |
|       |               | 0     | Pin is 3-stated.                                             |
|       |               | 1h    | Selects Function SPI1_SCS[6]                                 |
|       |               | 2h    | Selects Function I2C0_SDA                                    |
|       |               | 3h    | Reserved                                                     |
|       |               | 4h    | Selects Function TM64P3_OUT12                                |
|       |               | 5h-7h | Reserved                                                     |
|       |               | 8h    | Selects Function GP1[4]                                      |
|       |               | 9h-Fh | Reserved                                                     |
| 11-8  | PINMUX4_11_8  |       | SPI1_SCS[7]/I2C0_SCL/TM64P2_OUT12/GP1[5] Control             |
|       |               | 0     | Pin is 3-stated.                                             |
|       |               | 1h    | Selects Function SPI1_SCS[7]                                 |
|       |               | 2h    | Selects Function I2C0_SCL                                    |
|       |               | 3h    | Reserved                                                     |
|       |               | 4h    | Selects Function TM64P2_OUT12                                |
|       |               | 5h-7h | Reserved                                                     |
|       |               | 8h    | Selects Function GP1[5]                                      |
|       |               | 9h-Fh | Reserved                                                     |
| 7-4   | PINMUX4_7_4   |       | TM64P1_IN12/SPI0_SCS[0]/TM64P1_OUT12/GP1[6]/MDIO_D Control   |
|       |               | 0     | Selects Function TM64P1_IN12                                 |
|       |               | 1h    | Selects Function SPI0_SCS[0]                                 |
|       |               | 2h    | Selects Function TM64P1_OUT12                                |
|       |               | 3h    | Reserved                                                     |
|       |               | 4h    | Selects Function GP1[6]                                      |
|       |               | 5h-7h | Reserved                                                     |
|       |               | 8h    | Selects Function MDIO_D                                      |
|       |               | 9h-Fh | Reserved                                                     |
| 3-0   | PINMUX4_3_0   |       | TM64P0_IN12/SPI0_SCS[1]/TM64P0_OUT12/GP1[7]/MDIO_CLK Control |
|       |               | 0     | Selects Function TM64P0_IN12                                 |
|       |               | 1h    | Selects Function SPI0_SCS[1]                                 |
|       |               | 2h    | Selects Function TM64P0_OUT12                                |
|       |               | 3h    | Reserved                                                     |
|       |               | 4h    | Selects Function GP1[7]                                      |
|       |               | 5h-7h | Reserved                                                     |
|       |               | 8h    | Selects Function MDIO_CLK                                    |
|       |               | 9h-Fh | Reserved                                                     |



#### 11.5.10.6 Pin Multiplexing Control 5 Register (PINMUX5)

### Figure 11-23. Pin Multiplexing Control 5 Register (PINMUX5)

| 31 |               | 28 | 27 |               | 24 | 23 |               | 20 | 19 |               | 16 |
|----|---------------|----|----|---------------|----|----|---------------|----|----|---------------|----|
|    | PINMUX5_31_28 |    |    | PINMUX5_27_24 |    |    | PINMUX5_23_20 |    |    | PINMUX5_19_16 |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |
| 15 |               | 12 | 11 |               | 8  | 7  |               | 4  | 3  |               | 0  |
|    | PINMUX5_15_12 |    |    | PINMUX5_11_8  |    |    | PINMUX5_7_4   |    |    | PINMUX5_3_0   |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-27. Pin Multiplexing Control 5 Register (PINMUX5) Field Descriptions

| Bit   | Field         | Value | Description                |
|-------|---------------|-------|----------------------------|
| 31-28 | PINMUX5_31_28 |       | EMA_BA[0]/GP2[8] Control   |
|       |               | 0     | Pin is 3-stated.           |
|       |               | 1h    | Selects Function EMA_BA[0] |
|       |               | 2h-7h | Reserved                   |
|       |               | 8h    | Selects Function GP2[8]    |
|       |               | 9h-Fh | Reserved                   |
| 27-24 | PINMUX5_27_24 |       | EMA_BA[1]/GP2[9] Control   |
|       |               | 0     | Pin is 3-stated.           |
|       |               | 1h    | Selects Function EMA_BA[1] |
|       |               | 2h-7h | Reserved                   |
|       |               | 8h    | Selects Function GP2[9]    |
|       |               | 9h-Fh | Reserved                   |
| 23-20 | PINMUX5_23_20 |       | SPI1_SIMO/GP2[10] Control  |
|       |               | 0     | Pin is 3-stated.           |
|       |               | 1h    | Selects Function SPI1_SIMO |
|       |               | 2h-7h | Reserved                   |
|       |               | 8h    | Selects Function GP2[10]   |
|       |               | 9h-Fh | Reserved                   |
| 19-16 | PINMUX5_19_16 |       | SPI1_SOMI/GP2[11] Control  |
|       |               | 0     | Pin is 3-stated.           |
|       |               | 1h    | Selects Function SPI1_SOMI |
|       |               | 2h-7h | Reserved                   |
|       |               | 8h    | Selects Function GP2[11]   |
|       |               | 9h-Fh | Reserved                   |
| 15-12 | PINMUX5_15_12 |       | SPI1_ENA/GP2[12] Control   |
|       |               | 0     | Pin is 3-stated.           |
|       |               | 1h    | Selects Function SPI1_ENA  |
|       |               | 2h-7h | Reserved                   |
|       |               | 8h    | Selects Function GP2[12]   |
|       |               | 9h-Fh | Reserved                   |
| 11-8  | PINMUX5_11_8  |       | SPI1_CLK/GP2[13] Control   |
|       |               | 0     | Pin is 3-stated.           |
|       |               | 1h    | Selects Function SPI1_CLK  |
|       |               | 2h-7h | Reserved                   |
|       |               | 8h    | Selects Function GP2[13]   |
|       |               | 9h-Fh | Reserved                   |



# Table 11-27. Pin Multiplexing Control 5 Register (PINMUX5) Field Descriptions (continued)

| Bit | Field       | Value | Description                                                |
|-----|-------------|-------|------------------------------------------------------------|
| 7-4 | PINMUX5_7_4 |       | TM64P3_IN12/SPI1_SCS[0]/EPWM1B/PRU0_R30[7]/GP2[14] Control |
|     |             | 0     | Selects Function TM64P3_IN12                               |
|     |             | 1h    | Selects Function SPI1_SCS[0]                               |
|     |             | 2h    | Selects Function EPWM1B                                    |
|     |             | 3h    | Reserved                                                   |
|     |             | 4h    | Selects Function PRU0_R30[7]                               |
|     |             | 5h-7h | Reserved                                                   |
|     |             | 8h    | Selects Function GP2[14]                                   |
|     |             | 9h-Fh | Reserved                                                   |
| 3-0 | PINMUX5_3_0 |       | TM64P2_IN12/SPI1_SCS[1]/EPWM1A/PRU0_R30[8]/GP2[15] Control |
|     |             | 0     | Selects Function TM64P2_IN12                               |
|     |             | 1h    | Selects Function SPI1_SCS[1]                               |
|     |             | 2h    | Selects Function EPWM1A                                    |
|     |             | 3h    | Reserved                                                   |
|     |             | 4h    | Selects Function PRU0_R30[8]                               |
|     |             | 5h-7h | Reserved                                                   |
|     |             | 8h    | Selects Function GP2[15]                                   |
|     |             | 9h-Fh | Reserved                                                   |



#### 11.5.10.7 Pin Multiplexing Control 6 Register (PINMUX6)

### Figure 11-24. Pin Multiplexing Control 6 Register (PINMUX6)

| 31 |               | 28 | 27 |               | 24 | 23 |               | 20 | 19 |               | 16 |
|----|---------------|----|----|---------------|----|----|---------------|----|----|---------------|----|
|    | PINMUX6_31_28 |    |    | PINMUX6_27_24 |    |    | PINMUX6_23_20 |    |    | PINMUX6_19_16 |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |
| 15 |               | 12 | 11 |               | 8  | 7  |               | 4  | 3  |               | 0  |
|    | PINMUX6_15_12 |    |    | PINMUX6_11_8  |    |    | PINMUX6_7_4   |    |    | PINMUX6_3_0   |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-28. Pin Multiplexing Control 6 Register (PINMUX6) Field Descriptions

| Bit   | Field         | Value | Description                                        |
|-------|---------------|-------|----------------------------------------------------|
| 31-28 | PINMUX6_31_28 |       | EMA_CS[0]/GP2[0] Control                           |
|       |               | 0     | Pin is 3-stated.                                   |
|       |               | 1h    | Selects Function EMA_CS[0]                         |
|       |               | 2h-7h | Reserved                                           |
|       |               | 8h    | Selects Function GP2[0]                            |
|       |               | 9h-Fh | Reserved                                           |
| 27-24 | PINMUX6_27_24 |       | PRU0_R31[1]/EMA_WAIT[1]/PRU0_R30[1]/GP2[1] Control |
|       |               | 0     | Selects Function PRU0_R31[1]                       |
|       |               | 1h    | Selects Function EMA_WAIT[1]                       |
|       |               | 2h-3h | Reserved                                           |
|       |               | 4h    | Selects Function PRU0_R30[1]                       |
|       |               | 5h-7h | Reserved                                           |
|       |               | 8h    | Selects Function GP2[1]                            |
|       |               | 9h-Fh | Reserved                                           |
| 23-20 | PINMUX6_23_20 |       | EMA_WE_DQM[1]/GP2[2] Control                       |
|       |               | 0     | Pin is 3-stated.                                   |
|       |               | 1h    | Selects Function EMA_WE_DQM[1]                     |
|       |               | 2h-7h | Reserved                                           |
|       |               | 8h    | Selects Function GP2[2]                            |
|       |               | 9h-Fh | Reserved                                           |
| 19-16 | PINMUX6_19_16 |       | EMA_WE_DQM[0]/GP2[3] Control                       |
|       |               | 0     | Pin is 3-stated.                                   |
|       |               | 1h    | Selects Function EMA_WE_DQM[0]                     |
|       |               | 2h-7h | Reserved                                           |
|       |               | 8h    | Selects Function GP2[3]                            |
|       |               | 9h-Fh | Reserved                                           |
| 15-12 | PINMUX6_15_12 |       | PRU0_R31[2]/EMA_CAS/PRU0_R30[2]/GP2[4] Control     |
|       |               | 0     | Selects Function PRU0_R31[2]                       |
|       |               | 1h    | Selects Function EMA_CAS                           |
|       |               | 2h-3h | Reserved                                           |
|       |               | 4h    | Selects Function PRU0_R30[2]                       |
|       |               | 5h-7h | Reserved                                           |
|       |               | 8h    | Selects Function GP2[4]                            |
|       |               | 9h-Fh | Reserved                                           |



# Table 11-28. Pin Multiplexing Control 6 Register (PINMUX6) Field Descriptions (continued)

| Bit  | Field        | Value | Description                                      |
|------|--------------|-------|--------------------------------------------------|
| 11-8 | PINMUX6_11_8 |       | PRU0_R31[3]/EMA_RAS/PRU0_R30[3]/GP2[5] Control   |
|      |              | 0     | Selects Function PRU0_R31[3]                     |
|      |              | 1h    | Selects Function EMA_RAS                         |
|      |              | 2h-3h | Reserved                                         |
|      |              | 4h    | Selects Function PRU0_R30[3]                     |
|      |              | 5h-7h | Reserved                                         |
|      |              | 8h    | Selects Function GP2[5]                          |
|      |              | 9h-Fh | Reserved                                         |
| 7-4  | PINMUX6_7_4  |       | PRU0_R31[4]/EMA_SDCKE/PRU0_R30[4]/GP2[6] Control |
|      |              | 0     | Selects Function PRU0_R31[4]                     |
|      |              | 1h    | Selects Function EMA_SDCKE                       |
|      |              | 2h-3h | Reserved                                         |
|      |              | 4h    | Selects Function PRU0_R30[4]                     |
|      |              | 5h-7h | Reserved                                         |
|      |              | 8h    | Selects Function GP2[6]                          |
|      |              | 9h-Fh | Reserved                                         |
| 3-0  | PINMUX6_3_0  |       | PRU0_R31[5]/EMA_CLK/PRU0_R30[5]/GP2[7] Control   |
|      |              | 0     | Selects Function PRU0_R31[5]                     |
|      |              | 1h    | Selects Function EMA_CLK                         |
|      |              | 2h-3h | Reserved                                         |
|      |              | 4h    | Selects Function PRU0_R30[5]                     |
|      |              | 5h-7h | Reserved                                         |
|      |              | 8h    | Selects Function GP2[7]                          |
|      |              | 9h-Fh | Reserved                                         |



#### 11.5.10.8 Pin Multiplexing Control 7 Register (PINMUX7)

#### Figure 11-25. Pin Multiplexing Control 7 Register (PINMUX7)

| 31 |               | 28 | 27 |               | 24 | 23 |               | 20 | 19 |               | 16 |
|----|---------------|----|----|---------------|----|----|---------------|----|----|---------------|----|
|    | PINMUX7_31_28 |    |    | PINMUX7_27_24 |    |    | PINMUX7_23_20 |    |    | PINMUX7_19_16 |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |
| 15 |               | 12 | 11 |               | 8  | 7  |               | 4  | 3  |               | 0  |
|    | PINMUX7_15_12 |    |    | PINMUX7_11_8  |    |    | PINMUX7_7_4   |    |    | PINMUX7_3_0   |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |

LEGEND: R/W = Read/Write; -n = value after reset

### Table 11-29. Pin Multiplexing Control 7 Register (PINMUX7) Field Descriptions

| Bit   | Field         | Value | Description                                        |
|-------|---------------|-------|----------------------------------------------------|
| 31-28 | PINMUX7_31_28 |       | PRU0_R31[0]/EMA_WAIT[0]/PRU0_R30[0]/GP3[8] Control |
|       |               | 0     | Selects Function PRU0_R31[0]                       |
|       |               | 1h    | Selects Function EMA_WAIT[0]                       |
|       |               | 2h-3h | Reserved                                           |
|       |               | 4h    | Selects Function PRU0_R30[0]                       |
|       |               | 5h-7h | Reserved                                           |
|       |               | 8h    | Selects Function GP3[8]                            |
|       |               | 9h-Fh | Reserved                                           |
| 27-24 | PINMUX7_27_24 |       | EMA_RNW/GP3[9] Control                             |
|       |               | 0     | Pin is 3-stated.                                   |
|       |               | 1h    | Selects Function EMA_RNW                           |
|       |               | 2h-7h | Reserved                                           |
|       |               | 8h    | Selects Function GP3[9]                            |
|       |               | 9h-Fh | Reserved                                           |
| 23-20 | PINMUX7_23_20 |       | EMA_OE/GP3[10] Control                             |
|       |               | 0     | Pin is 3-stated.                                   |
|       |               | 1h    | Selects Function EMA_OE                            |
|       |               | 2h-7h | Reserved                                           |
|       |               | 8h    | Selects Function GP3[10]                           |
|       |               | 9h-Fh | Reserved                                           |
| 19-16 | PINMUX7_19_16 |       | EMA_WE/GP3[11] Control                             |
|       |               | 0     | Pin is 3-stated.                                   |
|       |               | 1h    | Selects Function EMA_WE                            |
|       |               | 2h-7h | Reserved                                           |
|       |               | 8h    | Selects Function GP3[11]                           |
|       |               | 9h-Fh | Reserved                                           |
| 15-12 | PINMUX7_15_12 |       | EMA_CS[5]/GP3[12] Control                          |
|       |               | 0     | Pin is 3-stated.                                   |
|       |               | 1h    | Selects Function EMA_CS[5]                         |
|       |               | 2h-7h | Reserved                                           |
|       |               | 8h    | Selects Function GP3[12]                           |
|       |               | 9h-Fh | Reserved                                           |



# Table 11-29. Pin Multiplexing Control 7 Register (PINMUX7) Field Descriptions (continued)

| Bit  | Field        | Value | Description                |
|------|--------------|-------|----------------------------|
| 11-8 | PINMUX7_11_8 |       | EMA_CS[4]/GP3[13] Control  |
|      |              | 0     | Pin is 3-stated.           |
|      |              | 1h    | Selects Function EMA_CS[4] |
|      |              | 2h-7h | Reserved                   |
|      |              | 8h    | Selects Function GP3[13]   |
|      |              | 9h-Fh | Reserved                   |
| 7-4  | PINMUX7_7_4  |       | EMA_CS[3]/GP3[14] Control  |
|      |              | 0     | Pin is 3-stated.           |
|      |              | 1h    | Selects Function EMA_CS[3] |
|      |              | 2h-7h | Reserved                   |
|      |              | 8h    | Selects Function GP3[14]   |
|      |              | 9h-Fh | Reserved                   |
| 3-0  | PINMUX7_3_0  |       | EMA_CS[2]/GP3[15] Control  |
|      |              | 0     | Pin is 3-stated.           |
|      |              | 1h    | Selects Function EMA_CS[2] |
|      |              | 2h-7h | Reserved                   |
|      |              | 8h    | Selects Function GP3[15]   |
|      |              | 9h-Fh | Reserved                   |



#### 11.5.10.9 Pin Multiplexing Control 8 Register (PINMUX8)

### Figure 11-26. Pin Multiplexing Control 8 Register (PINMUX8)

| 31 |               | 28 | 27 |               | 24 | 23 |               | 20 | 19 |               | 16 |
|----|---------------|----|----|---------------|----|----|---------------|----|----|---------------|----|
|    | PINMUX8_31_28 |    |    | PINMUX8_27_24 |    |    | PINMUX8_23_20 |    |    | PINMUX8_19_16 |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |
| 15 |               | 12 | 11 |               | 8  | 7  |               | 4  | 3  |               | 0  |
|    | PINMUX8_15_12 |    |    | PINMUX8_11_8  |    |    | PINMUX8_7_4   |    |    | PINMUX8_3_0   |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-30. Pin Multiplexing Control 8 Register (PINMUX8) Field Descriptions

| Bit   | Field         | Value | Description                |
|-------|---------------|-------|----------------------------|
| 31-28 | PINMUX8_31_28 |       | EMA_D[8]/GP3[0] Control    |
|       |               | 0     | Pin is 3-stated.           |
|       |               | 1h    | Selects Function EMA_D[8]  |
|       |               | 2h-7h | Reserved                   |
|       |               | 8h    | Selects Function GP3[0]    |
|       |               | 9h-Fh | Reserved                   |
| 27-24 | PINMUX8_27_24 |       | EMA_D[9]/GP3[1] Control    |
|       |               | 0     | Pin is 3-stated.           |
|       |               | 1h    | Selects Function EMA_D[9]  |
|       |               | 2h-7h | Reserved                   |
|       |               | 8h    | Selects Function GP3[1]    |
|       |               | 9h-Fh | Reserved                   |
| 23-20 | PINMUX8_23_20 |       | EMA_D[10]/GP3[2] Control   |
|       |               | 0     | Pin is 3-stated.           |
|       |               | 1h    | Selects Function EMA_D[10] |
|       |               | 2h-7h | Reserved                   |
|       |               | 8h    | Selects Function GP3[2]    |
|       |               | 9h-Fh | Reserved                   |
| 19-16 | PINMUX8_19_16 |       | EMA_D[11]/GP3[3] Control   |
|       |               | 0     | Pin is 3-stated.           |
|       |               | 1h    | Selects Function EMA_D[11] |
|       |               | 2h-7h | Reserved                   |
|       |               | 8h    | Selects Function GP3[3]    |
|       |               | 9h-Fh | Reserved                   |
| 15-12 | PINMUX8_15_12 |       | EMA_D[12]/GP3[4] Control   |
|       |               | 0     | Pin is 3-stated.           |
|       |               | 1h    | Selects Function EMA_D[12] |
|       |               | 2h-7h | Reserved                   |
|       |               | 8h    | Selects Function GP3[4]    |
|       |               | 9h-Fh | Reserved                   |
| 11-8  | PINMUX8_11_8  |       | EMA_D[13]/GP3[5] Control   |
|       |               | 0     | Pin is 3-stated.           |
|       |               | 1h    | Selects Function EMA_D[13] |
|       |               | 2h-7h | Reserved                   |
|       |               | 8h    | Selects Function GP3[5]    |
|       |               | 9h-Fh | Reserved                   |



# Table 11-30. Pin Multiplexing Control 8 Register (PINMUX8) Field Descriptions (continued)

| Bit | Field       | Value | Description                |
|-----|-------------|-------|----------------------------|
| 7-4 | PINMUX8_7_4 |       | EMA_D[14]/GP3[6] Control   |
|     |             | 0     | Pin is 3-stated.           |
|     |             | 1h    | Selects Function EMA_D[14] |
|     |             | 2h-7h | Reserved                   |
|     |             | 8h    | Selects Function GP3[6]    |
|     |             | 9h-Fh | Reserved                   |
| 3-0 | PINMUX8_3_0 |       | EMA_D[15]/GP3[7] Control   |
|     |             | 0     | Pin is 3-stated.           |
|     |             | 1h    | Selects Function EMA_D[15] |
|     |             | 2h-7h | Reserved                   |
|     |             | 8h    | Selects Function GP3[7]    |
|     |             | 9h-Fh | Reserved                   |



#### 11.5.10.10 Pin Multiplexing Control 9 Register (PINMUX9)

### Figure 11-27. Pin Multiplexing Control 9 Register (PINMUX9)

| 31 |               | 28 | 27 |               | 24 | 23 |               | 20 | 19 |               | 16 |
|----|---------------|----|----|---------------|----|----|---------------|----|----|---------------|----|
|    | PINMUX9_31_28 |    |    | PINMUX9_27_24 |    |    | PINMUX9_23_20 |    |    | PINMUX9_19_16 |    |
|    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |
| 15 |               | 12 | 11 |               | 8  | 7  |               | 4  | 3  |               | 0  |
|    | PINMUX9_15_12 |    |    | PINMUX9_11_8  |    |    | PINMUX9_7_4   |    |    | PINMUX9_3_0   |    |
| ·  | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |    | R/W-0         |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-31. Pin Multiplexing Control 9 Register (PINMUX9) Field Descriptions

| Bit   | Field         | Value | Description               |
|-------|---------------|-------|---------------------------|
| 31-28 | PINMUX9_31_28 |       | EMA_D[0]/GP4[8] Control   |
|       |               | 0     | Pin is 3-stated.          |
|       |               | 1h    | Selects Function EMA_D[0] |
|       |               | 2h-7h | Reserved                  |
|       |               | 8h    | Selects Function GP4[8]   |
|       |               | 9h-Fh | Reserved                  |
| 27-24 | PINMUX9_27_24 |       | EMA_D[1]/GP4[9] Control   |
|       |               | 0     | Pin is 3-stated.          |
|       |               | 1h    | Selects Function EMA_D[1] |
|       |               | 2h-7h | Reserved                  |
|       |               | 8h    | Selects Function GP4[9]   |
|       |               | 9h-Fh | Reserved                  |
| 23-20 | PINMUX9_23_20 |       | EMA_D[2]/GP4[10] Control  |
|       |               | 0     | Pin is 3-stated.          |
|       |               | 1h    | Selects Function EMA_D[2] |
|       |               | 2h-7h | Reserved                  |
|       |               | 8h    | Selects Function GP4[10]  |
|       |               | 9h-Fh | Reserved                  |
| 19-16 | PINMUX9_19_16 |       | EMA_D[3]/GP4[11] Control  |
|       |               | 0     | Pin is 3-stated.          |
|       |               | 1h    | Selects Function EMA_D[3] |
|       |               | 2h-7h | Reserved                  |
|       |               | 8h    | Selects Function GP4[11]  |
|       |               | 9h-Fh | Reserved                  |
| 15-12 | PINMUX9_15_12 |       | EMA_D[4]/GP4[12] Control  |
|       |               | 0     | Pin is 3-stated.          |
|       |               | 1h    | Selects Function EMA_D[4] |
|       |               | 2h-7h | Reserved                  |
|       |               | 8h    | Selects Function GP4[12]  |
|       |               | 9h-Fh | Reserved                  |
| 11-8  | PINMUX9_11_8  |       | EMA_D[5]/GP4[13] Control  |
|       |               | 0     | Pin is 3-stated.          |
|       |               | 1h    | Selects Function EMA_D[5] |
|       |               | 2h-7h | Reserved                  |
|       |               | 8h    | Selects Function GP4[13]  |
|       |               | 9h-Fh | Reserved                  |



# Table 11-31. Pin Multiplexing Control 9 Register (PINMUX9) Field Descriptions (continued)

| Bit | Field       | Value | Description               |
|-----|-------------|-------|---------------------------|
| 7-4 | PINMUX9_7_4 |       | EMA_D[6]/GP4[14] Control  |
|     |             | 0     | Pin is 3-stated.          |
|     |             | 1h    | Selects Function EMA_D[6] |
|     |             | 2h-7h | Reserved                  |
|     |             | 8h    | Selects Function GP4[14]  |
|     |             | 9h-Fh | Reserved                  |
| 3-0 | PINMUX9_3_0 |       | EMA_D[7]/GP4[15] Control  |
|     |             | 0     | Pin is 3-stated.          |
|     |             | 1h    | Selects Function EMA_D[7] |
|     |             | 2h-7h | Reserved                  |
|     |             | 8h    | Selects Function GP4[15]  |
|     |             | 9h-Fh | Reserved                  |



#### 11.5.10.11 Pin Multiplexing Control 10 Register (PINMUX10)

#### Figure 11-28. Pin Multiplexing Control 10 Register (PINMUX10)

| 31       | 28      | 27 |                | 24 | 23 |                | 20 | 19 |                | 16 |
|----------|---------|----|----------------|----|----|----------------|----|----|----------------|----|
| PINMUX10 | 0_31_28 | F  | PINMUX10_27_24 |    |    | PINMUX10_23_20 |    |    | PINMUX10_19_16 |    |
| R/W      | '-0     |    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |
| 15       | 12      | 11 |                | 8  | 7  |                | 4  | 3  |                | 0  |
| PINMUX10 | 0_15_12 |    | PINMUX10_11_8  |    |    | PINMUX10_7_4   |    |    | PINMUX10_3_0   |    |
| R/W      | '-0     |    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-32. Pin Multiplexing Control 10 Register (PINMUX10) Field Descriptions

| Bit   | Field          | Value | Description                                         |
|-------|----------------|-------|-----------------------------------------------------|
| 31-28 | PINMUX10_31_28 |       | EMA_A[16]/MMCSD0_DAT[5]/PRU1_R30[24]/GP4[0] Control |
|       |                | 0     | Pin is 3-stated.                                    |
|       |                | 1h    | Selects Function EMA_A[16]                          |
|       |                | 2h    | Selects Function MMCSD0_DAT[5]                      |
|       |                | 3h    | Reserved                                            |
|       |                | 4h    | Selects Function PRU1_R30[24]                       |
|       |                | 5h-7h | Reserved                                            |
|       |                | 8h    | Selects Function GP4[0]                             |
|       |                | 9h-Fh | Reserved                                            |
| 27-24 | PINMUX10_27_24 |       | EMA_A[17]/MMCSD0_DAT[4]/PRU1_R30[25]/GP4[1] Control |
|       |                | 0     | Pin is 3-stated.                                    |
|       |                | 1h    | Selects Function EMA_A[17]                          |
|       |                | 2h    | Selects Function MMCSD0_DAT[4]                      |
|       |                | 3h    | Reserved                                            |
|       |                | 4h    | Selects Function PRU1_R30[25]                       |
|       |                | 5h-7h | Reserved                                            |
|       |                | 8h    | Selects Function GP4[1]                             |
|       |                | 9h-Fh | Reserved                                            |
| 23-20 | PINMUX10_23_20 |       | EMA_A[18]/MMCSD0_DAT[3]/PRU1_R30[26]/GP4[2] Control |
|       |                | 0     | Pin is 3-stated.                                    |
|       |                | 1h    | Selects Function EMA_A[18]                          |
|       |                | 2h    | Selects Function MMCSD0_DAT[3]                      |
|       |                | 3h    | Reserved                                            |
|       |                | 4h    | Selects Function PRU1_R30[26]                       |
|       |                | 5h-7h | Reserved                                            |
|       |                | 8h    | Selects Function GP4[2]                             |
|       |                | 9h-Fh | Reserved                                            |



# Table 11-32. Pin Multiplexing Control 10 Register (PINMUX10) Field Descriptions (continued)

| Bit   | Field          | Value | Description                                         |
|-------|----------------|-------|-----------------------------------------------------|
| 19-16 | PINMUX10_19_16 |       | EMA_A[19]/MMCSD0_DAT[2]/PRU1_R30[27]/GP4[3] Control |
|       |                | 0     | Pin is 3-stated.                                    |
|       |                | 1h    | Selects Function EMA_A[19]                          |
|       |                | 2h    | Selects Function MMCSD0_DAT[2]                      |
|       |                | 3h    | Reserved                                            |
|       |                | 4h    | Selects Function PRU1_R30[27]                       |
|       |                | 5h-7h | Reserved                                            |
|       |                | 8h    | Selects Function GP4[3]                             |
|       |                | 9h-Fh | Reserved                                            |
| 15-12 | PINMUX10_15_12 |       | EMA_A[20]/MMCSD0_DAT[1]/PRU1_R30[28]/GP4[4] Control |
|       |                | 0     | Pin is 3-stated.                                    |
|       |                | 1h    | Selects Function EMA_A[20]                          |
|       |                | 2h    | Selects Function MMCSD0_DAT[1]                      |
|       |                | 3h    | Reserved                                            |
|       |                | 4h    | Selects Function PRU1_R30[28]                       |
|       |                | 5h-7h | Reserved                                            |
|       |                | 8h    | Selects Function GP4[4]                             |
|       |                | 9h-Fh | Reserved                                            |
| 11-8  | PINMUX10_11_8  |       | EMA_A[21]/MMCSD0_DAT[0]/PRU1_R30[29]/GP4[5] Control |
|       |                | 0     | Pin is 3-stated.                                    |
|       |                | 1h    | Selects Function EMA_A[21]                          |
|       |                | 2h    | Selects Function MMCSD0_DAT[0]                      |
|       |                | 3h    | Reserved                                            |
|       |                | 4h    | Selects Function PRU1_R30[29]                       |
|       |                | 5h-7h | Reserved                                            |
|       |                | 8h    | Selects Function GP4[5]                             |
|       |                | 9h-Fh | Reserved                                            |
| 7-4   | PINMUX10_7_4   |       | EMA_A[22]/MMCSD0_CMD/PRU1_R30[30]/GP4[6] Control    |
|       |                | 0     | Pin is 3-stated.                                    |
|       |                | 1h    | Selects Function EMA_A[22]                          |
|       |                | 2h    | Selects Function MMCSD0_CMD                         |
|       |                | 3h    | Reserved                                            |
|       |                | 4h    | Selects Function PRU1_R30[30]                       |
|       |                | 5h-7h | Reserved                                            |
|       |                | 8h    | Selects Function GP4[6]                             |
|       |                | 9h-Fh | Reserved                                            |
| 3-0   | PINMUX10_3_0   |       | MMCSD0_CLK/PRU1_R30[31]/GP4[7] Control              |
|       |                | 0     | Pin is 3-stated.                                    |
|       |                | 1h    | Reserved                                            |
|       |                | 2h    | Selects Function MMCSD0_CLK                         |
|       |                | 3h    | Reserved                                            |
|       |                | 4h    | Selects Function PRU1_R30[31]                       |
|       |                | 5h-7h | Reserved                                            |
|       |                | 8h    | Selects Function GP4[7]                             |
|       |                | 9h-Fh | Reserved                                            |



#### 11.5.10.12 Pin Multiplexing Control 11 Register (PINMUX11)

#### Figure 11-29. Pin Multiplexing Control 11 Register (PINMUX11)

| 31 |                | 28 | 27 |                | 24 | 23 |                | 20 | 19 |                | 16 |
|----|----------------|----|----|----------------|----|----|----------------|----|----|----------------|----|
| F  | PINMUX11_31_28 |    |    | PINMUX11_27_24 |    |    | PINMUX11_23_20 |    |    | PINMUX11_19_16 |    |
|    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |
| 15 |                | 12 | 11 |                | 8  | 7  |                | 4  | 3  |                | 0  |
| F  | PINMUX11_15_12 |    |    | PINMUX11_11_8  |    |    | PINMUX11_7_4   |    |    | PINMUX11_3_0   |    |
|    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |

LEGEND: R/W = Read/Write; -n = value after reset

### Table 11-33. Pin Multiplexing Control 11 Register (PINMUX11) Field Descriptions

| Bit   | Field          | Value | Description                                         |
|-------|----------------|-------|-----------------------------------------------------|
| 31-28 | PINMUX11_31_28 |       | EMA_A[8]/PRU1_R30[16]/GP5[8] Control                |
|       |                | 0     | Pin is 3-stated.                                    |
|       |                | 1h    | Selects Function EMA_A[8]                           |
|       |                | 2h-3h | Reserved                                            |
|       |                | 4h    | Selects Function PRU1_R30[16]                       |
|       |                | 5h-7h | Reserved                                            |
|       |                | 8h    | Selects Function GP5[8]                             |
|       |                | 9h-Fh | Reserved                                            |
| 27-24 | PINMUX11_27_24 |       | EMA_A[9]/PRU1_R30[17]/GP5[9] Control                |
|       |                | 0     | Pin is 3-stated.                                    |
|       |                | 1h    | Selects Function EMA_A[9]                           |
|       |                | 2h-3h | Reserved                                            |
|       |                | 4h    | Selects Function PRU1_R30[17]                       |
|       |                | 5h-7h | Reserved                                            |
|       |                | 8h    | Selects Function GP5[9]                             |
|       |                | 9h-Fh | Reserved                                            |
| 23-20 | PINMUX11_23_20 |       | PRU1_R31[18]/EMA_A[10]/PRU1_R30[18]/GP5[10] Control |
|       |                | 0     | Selects Function PRU1_R31[18]                       |
|       |                | 1h    | Selects Function EMA_A[10]                          |
|       |                | 2h-3h | Reserved                                            |
|       |                | 4h    | Selects Function PRU1_R30[18]                       |
|       |                | 5h-7h | Reserved                                            |
|       |                | 8h    | Selects Function GP5[10]                            |
|       |                | 9h-Fh | Reserved                                            |
| 19-16 | PINMUX11_19_16 |       | PRU1_R31[19]/EMA_A[11]/PRU1_R30[19]/GP5[11] Control |
|       |                | 0     | Selects Function PRU1_R31[19]                       |
|       |                | 1h    | Selects Function EMA_A[11]                          |
|       |                | 2h-3h | Reserved                                            |
|       |                | 4h    | Selects Function PRU1_R30[19]                       |
|       |                | 5h-7h | Reserved                                            |
|       |                | 8h    | Selects Function GP5[11]                            |
|       |                | 9h-Fh | Reserved                                            |



# Table 11-33. Pin Multiplexing Control 11 Register (PINMUX11) Field Descriptions (continued)

| Bit   | Field          | Value | Description                                                       |
|-------|----------------|-------|-------------------------------------------------------------------|
| 15-12 | PINMUX11_15_12 |       | PRU1_R31[20]/EMA_A[12]/PRU1_R30[20]/GP5[12] Control               |
|       |                | 0     | Selects Function PRU1_R31[20]                                     |
|       |                | 1h    | Selects Function EMA_A[12]                                        |
|       |                | 2h-3h | Reserved                                                          |
|       |                | 4h    | Selects Function PRU1_R30[20]                                     |
|       |                | 5h-7h | Reserved                                                          |
|       |                | 8h    | Selects Function GP5[12]                                          |
|       |                | 9h-Fh | Reserved                                                          |
| 11-8  | PINMUX11_11_8  |       | PRU1_R31[21]/EMA_A[13]/PRU0_R30[21]/PRU1_R30[21]/GP5[13] Control  |
|       |                | 0     | Selects Function PRU1_R31[21]                                     |
|       |                | 1h    | Selects Function EMA_A[13]                                        |
|       |                | 2h    | Selects Function PRU0_R30[21]                                     |
|       |                | 3h    | Reserved                                                          |
|       |                | 4h    | Selects Function PRU1_R30[21]                                     |
|       |                | 5h-7h | Reserved                                                          |
|       |                | 8h    | Selects Function GP5[13]                                          |
|       |                | 9h-Fh | Reserved                                                          |
| 7-4   | PINMUX11_7_4   |       | PRU1_R31[22]/EMA_A[14]/MMCSD0_DAT[7]/PRU1_R30[22]/GP5[14] Control |
|       |                | 0     | Selects Function PRU1_R31[22]                                     |
|       |                | 1h    | Selects Function EMA_A[14]                                        |
|       |                | 2h    | Selects Function MMCSD0_DAT[7]                                    |
|       |                | 3h    | Reserved                                                          |
|       |                | 4h    | Selects Function PRU1_R30[22]                                     |
|       |                | 5h-7h | Reserved                                                          |
|       |                | 8h    | Selects Function GP5[14]                                          |
|       |                | 9h-Fh | Reserved                                                          |
| 3-0   | PINMUX11_3_0   |       | PRU1_R31[23]/EMA_A[15]/MMCSD0_DAT[6]/PRU1_R30[23]/GP5[15] Control |
|       |                | 0     | Selects Function PRU1_R31[23]                                     |
|       |                | 1h    | Selects Function EMA_A[15]                                        |
|       |                | 2h    | Selects Function MMCSD0_DAT[6]                                    |
|       |                | 3h    | Reserved                                                          |
|       |                | 4h    | Selects Function PRU1_R30[23]                                     |
|       |                | 5h-7h | Reserved                                                          |
|       |                | 8h    | Selects Function GP5[15]                                          |
|       |                | 9h-Fh | Reserved                                                          |



#### 11.5.10.13 Pin Multiplexing Control 12 Register (PINMUX12)

#### Figure 11-30. Pin Multiplexing Control 12 Register (PINMUX12)

| 31      | 28      | 27 |               | 24 | 23 |                | 20 | 19 |                | 16 |
|---------|---------|----|---------------|----|----|----------------|----|----|----------------|----|
| PINMUX1 | 2_31_28 | Р  | INMUX12_27_24 |    |    | PINMUX12_23_20 |    |    | PINMUX12_19_16 |    |
| R/V     | V-0     |    | R/W-0         |    |    | R/W-0          |    |    | R/W-0          |    |
| 15      | 12      | 11 |               | 8  | 7  |                | 4  | 3  |                | 0  |
| PINMUX1 | 2_15_12 | F  | PINMUX12_11_8 |    |    | PINMUX12_7_4   |    |    | PINMUX12_3_0   |    |
| R/V     | V-0     |    | R/W-0         |    |    | R/W-0          |    |    | R/W-0          |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-34. Pin Multiplexing Control 12 Register (PINMUX12) Field Descriptions

| Bit   | Field          | Value | Description               |
|-------|----------------|-------|---------------------------|
| 31-28 | PINMUX12_31_28 |       | EMA_A[0]/GP5[0] Control   |
|       |                | 0     | Pin is 3-stated.          |
|       |                | 1h    | Selects Function EMA_A[0] |
|       |                | 2h-7h | Reserved                  |
|       |                | 8h    | Selects Function GP5[0]   |
|       |                | 9h-Fh | Reserved                  |
| 27-24 | PINMUX12_27_24 |       | EMA_A[1]/GP5[1] Control   |
|       |                | 0     | Pin is 3-stated.          |
|       |                | 1h    | Selects Function EMA_A[1] |
|       |                | 2h-7h | Reserved                  |
|       |                | 8h    | Selects Function GP5[1]   |
|       |                | 9h-Fh | Reserved                  |
| 23-20 | PINMUX12_23_20 |       | EMA_A[2]/GP5[2] Control   |
|       |                | 0     | Pin is 3-stated.          |
|       |                | 1h    | Selects Function EMA_A[2] |
|       |                | 2h-7h | Reserved                  |
|       |                | 8h    | Selects Function GP5[2]   |
|       |                | 9h-Fh | Reserved                  |
| 19-16 | PINMUX12_19_16 |       | EMA_A[3]/GP5[3] Control   |
|       |                | 0     | Pin is 3-stated.          |
|       |                | 1h    | Selects Function EMA_A[3] |
|       |                | 2h-7h | Reserved                  |
|       |                | 8h    | Selects Function GP5[3]   |
|       |                | 9h-Fh | Reserved                  |
| 15-12 | PINMUX12_15_12 |       | EMA_A[4]/GP5[4] Control   |
|       |                | 0     | Pin is 3-stated.          |
|       |                | 1h    | Selects Function EMA_A[4] |
|       |                | 2h-7h | Reserved                  |
|       |                | 8h    | Selects Function GP5[4]   |
|       |                | 9h-Fh | Reserved                  |
| 11-8  | PINMUX12_11_8  |       | EMA_A[5]/GP5[5] Control   |
|       |                | 0     | Pin is 3-stated.          |
|       |                | 1h    | Selects Function EMA_A[5] |
|       |                | 2h-7h | Reserved                  |
|       |                | 8h    | Selects Function GP5[5]   |
|       |                | 9h-Fh | Reserved                  |



# Table 11-34. Pin Multiplexing Control 12 Register (PINMUX12) Field Descriptions (continued)

| Bit | Field        | Value | Description                          |
|-----|--------------|-------|--------------------------------------|
| 7-4 | PINMUX12_7_4 |       | EMA_A[6]/GP5[6] Control              |
|     |              | 0     | Pin is 3-stated.                     |
|     |              | 1h    | Selects Function EMA_A[6]            |
|     |              | 2h-7h | Reserved                             |
|     |              | 8h    | Selects Function GP5[6]              |
|     |              | 9h-Fh | Reserved                             |
| 3-0 | PINMUX12_3_0 |       | EMA_A[7]/PRU1_R30[15]/GP5[7] Control |
|     |              | 0     | Pin is 3-stated.                     |
|     |              | 1h    | Selects Function EMA_A[7]            |
|     |              | 2h-3h | Reserved                             |
|     |              | 4h    | Selects Function PRU1_R30[15]        |
|     |              | 5h-7h | Reserved                             |
|     |              | 8h    | Selects Function GP5[7]              |
|     |              | 9h-Fh | Reserved                             |



#### 11.5.10.14 Pin Multiplexing Control 13 Register (PINMUX13)

#### Figure 11-31. Pin Multiplexing Control 13 Register (PINMUX13)

| 31    | 28         | 27 |                | 24 | 23 |                | 20 | 19 |                | 16 |
|-------|------------|----|----------------|----|----|----------------|----|----|----------------|----|
| PINMU | JX13_31_28 |    | PINMUX13_27_24 |    |    | PINMUX13_23_20 |    |    | PINMUX13_19_16 |    |
|       | R/W-0      |    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |
| 15    | 12         | 11 |                | 8  | 7  |                | 4  | 3  |                | 0  |
| PINMU | JX13_15_12 |    | PINMUX13_11_8  |    |    | PINMUX13_7_4   |    |    | PINMUX13_3_0   |    |
| ·     | R/W-0      |    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-35. Pin Multiplexing Control 13 Register (PINMUX13) Field Descriptions

| Bit   | Field          | Value | Description                                                     |
|-------|----------------|-------|-----------------------------------------------------------------|
| 31-28 | PINMUX13_31_28 |       | PRU1_R31[17]/PRU0_R30[26]/UHPI_HRnW/UPP_CH1_WAIT/GP6[8] Control |
|       |                | 0     | Selects Function PRU1_R31[17]                                   |
|       |                | 1h    | Selects Function PRU0_R30[26]                                   |
|       |                | 2h    | Selects Function UHPI_HRnW                                      |
|       |                | 3h    | Reserved                                                        |
|       |                | 4h    | Selects Function UPP_CH1_WAIT                                   |
|       |                | 5h-7h | Reserved                                                        |
|       |                | 8h    | Selects Function GP6[8]                                         |
|       |                | 9h-Fh | Reserved                                                        |
| 27-24 | PINMUX13_27_24 |       | PRU0_R30[27]/UHPI_HHWIL/UPP_CH1_ENABLE/GP6[9] Control           |
|       |                | 0     | Pin is 3-stated.                                                |
|       |                | 1h    | Selects Function PRU0_R30[27]                                   |
|       |                | 2h    | Selects Function UHPI_HHWIL                                     |
|       |                | 3h    | Reserved                                                        |
|       |                | 4h    | Selects Function UPP_CH1_ENABLE                                 |
|       |                | 5h-7h | Reserved                                                        |
|       |                | 8h    | Selects Function GP6[9]                                         |
|       |                | 9h-Fh | Reserved                                                        |
| 23-20 | PINMUX13_23_20 |       | PRU0_R30[28]/UHPI_HCNTL1/UPP_CH1_START/GP6[10] Control          |
|       |                | 0     | Pin is 3-stated.                                                |
|       |                | 1h    | Selects Function PRU0_R30[28]                                   |
|       |                | 2h    | Selects Function UHPI_HCNTL1                                    |
|       |                | 3h    | Reserved                                                        |
|       |                | 4h    | Selects Function UPP_CH1_START                                  |
|       |                | 5h-7h | Reserved                                                        |
|       |                | 8h    | Selects Function GP6[10]                                        |
|       |                | 9h-Fh | Reserved                                                        |



# Table 11-35. Pin Multiplexing Control 13 Register (PINMUX13) Field Descriptions (continued)

| Bit   | Field          | Value | Description                                          |
|-------|----------------|-------|------------------------------------------------------|
| 19-16 | PINMUX13_19_16 |       | PRU0_R30[29]/UHPI_HCNTL0/UPP_CH1_CLK/GP6[11] Control |
|       |                | 0     | Pin is 3-stated.                                     |
|       |                | 1h    | Selects Function PRU0_R30[29]                        |
|       |                | 2h    | Selects Function UHPI_HCNTL0                         |
|       |                | 3h    | Reserved                                             |
|       |                | 4h    | Selects Function UPP_CH1_CLK                         |
|       |                | 5h-7h | Reserved                                             |
|       |                | 8h    | Selects Function GP6[11]                             |
|       |                | 9h-Fh | Reserved                                             |
| 15-12 | PINMUX13_15_12 |       | PRU0_R30[30]/UHPI_HINT/PRU1_R30[11]/GP6[12] Control  |
|       |                | 0     | Pin is 3-stated.                                     |
|       |                | 1h    | Selects Function PRU0_R30[30]                        |
|       |                | 2h    | Selects Function UHPI_HINT                           |
|       |                | 3h    | Reserved                                             |
|       |                | 4h    | Selects Function PRU1_R30[11]                        |
|       |                | 5h-7h | Reserved                                             |
|       |                | 8h    | Selects Function GP6[12]                             |
|       |                | 9h-Fh | Reserved                                             |
| 11-8  | PINMUX13_11_8  |       | PRU0_R30[31]/UHPI_HRDY/PRU1_R30[12]/GP6[13] Control  |
|       |                | 0     | Pin is 3-stated.                                     |
|       |                | 1h    | Selects Function PRU0_R30[31]                        |
|       |                | 2h    | Selects Function UHPI_HRDY                           |
|       |                | 3h    | Reserved                                             |
|       |                | 4h    | Selects Function PRU1_R30[12]                        |
|       |                | 5h-7h | Reserved                                             |
|       |                | 8h    | Selects Function GP6[13]                             |
|       |                | 9h-Fh | Reserved                                             |
| 7-4   | PINMUX13_7_4   |       | OBSCLK0/UHPI_HDS2/PRU1_R30[13]/GP6[14] Control       |
|       |                | 0     | Pin is 3-stated.                                     |
|       |                | 1h    | Selects Function OBSCLK0                             |
|       |                | 2h    | Selects Function UHPI_HDS2                           |
|       |                | 3h    | Reserved                                             |
|       |                | 4h    | Selects Function PRU1_R30[13]                        |
|       |                | 5h-7h | Reserved                                             |
|       |                | 8h    | Selects Function GP6[14]                             |
|       |                | 9h-Fh | Reserved                                             |
| 3-0   | PINMUX13_3_0   |       | RESETOUT/UHPI_HAS/PRU1_R30[14]/GP6[15] Control       |
|       |                | 0     | Selects Function RESETOUT                            |
|       |                | 1h    | Selects Function RESETOUT                            |
|       |                | 2h    | Selects Function UHPI_HAS                            |
|       |                | 3h    | Reserved                                             |
|       |                | 4h    | Selects Function PRU1_R30[14]                        |
|       |                | 5h-7h | Reserved                                             |
|       |                | 8h    | Selects Function GP6[15]                             |
|       |                | 9h-Fh | Reserved                                             |



#### 11.5.10.15 Pin Multiplexing Control 14 Register (PINMUX14)

#### Figure 11-32. Pin Multiplexing Control 14 Register (PINMUX14)

| 31      | 28      | 27 |              | 24 | 23 |                | 20 | 19 |                | 16 |
|---------|---------|----|--------------|----|----|----------------|----|----|----------------|----|
| PINMUX1 | 4_31_28 | PI | NMUX14_27_24 |    |    | PINMUX14_23_20 |    |    | PINMUX14_19_16 |    |
| R/W     | /-0     |    | R/W-0        |    |    | R/W-0          |    |    | R/W-0          |    |
| 15      | 12      | 11 |              | 8  | 7  |                | 4  | 3  |                | 0  |
| PINMUX1 | 4_15_12 | Р  | NMUX14_11_8  |    |    | PINMUX14_7_4   |    |    | PINMUX14_3_0   |    |
| R/W     | /-0     |    | R/W-0        |    |    | R/W-0          |    |    | R/W-0          |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-36. Pin Multiplexing Control 14 Register (PINMUX14) Field Descriptions

| Bit   | Field          | Value | Description                                                    |
|-------|----------------|-------|----------------------------------------------------------------|
| 31-28 | PINMUX14_31_28 |       | PRU0_R31[24]/VPIF_DIN2/UHPI_HD[10]/UPP_D10/RMII_RXER Control   |
|       |                | 0     | Selects Function PRU0_R31[24]                                  |
|       |                | 1h    | Selects Function VPIF_DIN2                                     |
|       |                | 2h    | Selects Function UHPI_HD[10]                                   |
|       |                | 3h    | Reserved                                                       |
|       |                | 4h    | Selects Function UPP_D10                                       |
|       |                | 5h-7h | Reserved                                                       |
|       |                | 8h    | Selects Function RMII_RXER                                     |
|       |                | 9h-Fh | Reserved                                                       |
| 27-24 | PINMUX14_27_24 |       | PRU0_R31[25]/VPIF_DIN3/UHPI_HD[11]/UPP_D11/RMII_RXD[0] Control |
|       |                | 0     | Selects Function PRU0_R31[25]                                  |
|       |                | 1h    | Selects Function VPIF_DIN3                                     |
|       |                | 2h    | Selects Function UHPI_HD[11]                                   |
|       |                | 3h    | Reserved                                                       |
|       |                | 4h    | Selects Function UPP_D11                                       |
|       |                | 5h-7h | Reserved                                                       |
|       |                | 8h    | Selects Function RMII_RXD[0]                                   |
|       |                | 9h-Fh | Reserved                                                       |
| 23-20 | PINMUX14_23_20 |       | PRU0_R31[26]/VPIF_DIN4/UHPI_HD[12]/UPP_D12/RMII_RXD[1] Control |
|       |                | 0     | Selects Function PRU0_R31[26]                                  |
|       |                | 1h    | Selects Function VPIF_DIN4                                     |
|       |                | 2h    | Selects Function UHPI_HD[12]                                   |
|       |                | 3h    | Reserved                                                       |
|       |                | 4h    | Selects Function UPP_D12                                       |
|       |                | 5h-7h | Reserved                                                       |
|       |                | 8h    | Selects Function RMII_RXD[1]                                   |
|       |                | 9h-Fh | Reserved                                                       |



# Table 11-36. Pin Multiplexing Control 14 Register (PINMUX14) Field Descriptions (continued)

| Bit   | Field          | Value | Description                                                    |
|-------|----------------|-------|----------------------------------------------------------------|
| 19-16 | PINMUX14_19_16 |       | PRU0_R31[27]/VPIF_DIN5/UHPI_HD[13]/UPP_D13/RMII_TXEN Control   |
|       |                | 0     | Selects Function PRU0_R31[27]                                  |
|       |                | 1h    | Selects Function VPIF_DIN5                                     |
|       |                | 2h    | Selects Function UHPI_HD[13]                                   |
|       |                | 3h    | Reserved                                                       |
|       |                | 4h    | Selects Function UPP_D13                                       |
|       |                | 5h-7h | Reserved                                                       |
|       |                | 8h    | Selects Function RMII_TXEN                                     |
|       |                | 9h-Fh | Reserved                                                       |
| 15-12 | PINMUX14_15_12 |       | PRU0_R31[28]/VPIF_DIN6/UHPI_HD[14]/UPP_D14/RMII_TXD[0] Control |
|       |                | 0     | Selects Function PRU0_R31[28]                                  |
|       |                | 1h    | Selects Function VPIF_DIN6                                     |
|       |                | 2h    | Selects Function UHPI_HD[14]                                   |
|       |                | 3h    | Reserved                                                       |
|       |                | 4h    | Selects Function UPP_D14                                       |
|       |                | 5h-7h | Reserved                                                       |
|       |                | 8h    | Selects Function RMII_TXD[0]                                   |
|       |                | 9h-Fh | Reserved                                                       |
| 11-8  | PINMUX14_11_8  |       | PRU0_R31[29]/VPIF_DIN7/UHPI_HD[15]/UPP_D15/RMII_TXD[1] Control |
|       |                | 0     | Selects Function PRU0_R31[29]                                  |
|       |                | 1h    | Selects Function VPIF_DIN7                                     |
|       |                | 2h    | Selects Function UHPI_HD[15]                                   |
|       |                | 3h    | Reserved                                                       |
|       |                | 4h    | Selects Function UPP_D15                                       |
|       |                | 5h-7h | Reserved                                                       |
|       |                | 8h    | Selects Function RMII_TXD[1]                                   |
|       |                | 9h-Fh | Reserved                                                       |
| 7-4   | PINMUX14_7_4   |       | PRU1_R31[16]/VPIF_CLKIN1/UHPI_HDS1/PRU1_R30[9]/GP6[6] Control  |
|       |                | 0     | Selects Function PRU1_R31[16]                                  |
|       |                | 1h    | Selects Function VPIF_CLKIN1                                   |
|       |                | 2h    | Selects Function UHPI_HDS1                                     |
|       |                | 3h    | Reserved                                                       |
|       |                | 4h    | Selects Function PRU1_R30[9]                                   |
|       |                | 5h-7h | Reserved                                                       |
|       |                | 8h    | Selects Function GP6[6]                                        |
|       |                | 9h-Fh | Reserved                                                       |
| 3-0   | PINMUX14_3_0   |       | UPP_2xTXCLK/VPIF_CLKIN0/UHPI_HCS/PRU1_R30[10]/GP6[7] Control   |
|       |                | 0     | Selects Function UPP_2xTXCLK                                   |
|       |                | 1h    | Selects Function VPIF_CLKIN0                                   |
|       |                | 2h    | Selects Function UHPI_HCS                                      |
|       |                | 3h    | Reserved                                                       |
|       |                | 4h    | Selects Function PRU1_R30[10]                                  |
|       |                | 5h-7h | Reserved                                                       |
|       |                | 8h    | Selects Function GP6[7]                                        |
|       |                | 9h-Fh | Reserved                                                       |



#### 11.5.10.16 Pin Multiplexing Control 15 Register (PINMUX15)

#### Figure 11-33. Pin Multiplexing Control 15 Register (PINMUX15)

| 31         | 28    | 27 |                | 24 | 23 |                | 20 | 19 |                | 16 |
|------------|-------|----|----------------|----|----|----------------|----|----|----------------|----|
| PINMUX15_3 | 31_28 |    | PINMUX15_27_24 |    |    | PINMUX15_23_20 |    |    | PINMUX15_19_16 |    |
| R/W-0      |       |    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |
| 15         | 12    | 11 |                | 8  | 7  |                | 4  | 3  |                | 0  |
| PINMUX15_1 | 15_12 |    | PINMUX15_11_8  |    |    | PINMUX15_7_4   |    |    | PINMUX15_3_0   |    |
| R/W-0      |       |    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-37. Pin Multiplexing Control 15 Register (PINMUX15) Field Descriptions

| Bit   | Field          | Value | Description                                                    |
|-------|----------------|-------|----------------------------------------------------------------|
| 31-28 | PINMUX15_31_28 |       | PRU0_R31[10]/VPIF_DIN10/UHPI_HD[2]/UPP_D2/PRU0_R30[10] Control |
|       |                | 0     | Selects Function PRU0_R31[10]                                  |
|       |                | 1h    | Selects Function VPIF_DIN10                                    |
|       |                | 2h    | Selects Function UHPI_HD[2]                                    |
|       |                | 3h    | Reserved                                                       |
|       |                | 4h    | Selects Function UPP_D2                                        |
|       |                | 5h-7h | Reserved                                                       |
|       |                | 8h    | Selects Function PRU0_R30[10]                                  |
|       |                | 9h-Fh | Reserved                                                       |
| 27-24 | PINMUX15_27_24 |       | PRU0_R31[11]/VPIF_DIN11/UHPI_HD[3]/UPP_D3/PRU0_R30[11] Control |
|       |                | 0     | Selects Function PRU0_R31[11]                                  |
|       |                | 1h    | Selects Function VPIF_DIN11                                    |
|       |                | 2h    | Selects Function UHPI_HD[3]                                    |
|       |                | 3h    | Reserved                                                       |
|       |                | 4h    | Selects Function UPP_D3                                        |
|       |                | 5h-7h | Reserved                                                       |
|       |                | 8h    | Selects Function PRU0_R30[11]                                  |
|       |                | 9h-Fh | Reserved                                                       |
| 23-20 | PINMUX15_23_20 |       | PRU0_R31[12]/VPIF_DIN12/UHPI_HD[4]/UPP_D4/PRU0_R30[12] Control |
|       |                | 0     | Selects Function PRU0_R31[12]                                  |
|       |                | 1h    | Selects Function VPIF_DIN12                                    |
|       |                | 2h    | Selects Function UHPI_HD[4]                                    |
|       |                | 3h    | Reserved                                                       |
|       |                | 4h    | Selects Function UPP_D4                                        |
|       |                | 5h-7h | Reserved                                                       |
|       |                | 8h    | Selects Function PRU0_R30[12]                                  |
|       |                | 9h-Fh | Reserved                                                       |



# Table 11-37. Pin Multiplexing Control 15 Register (PINMUX15) Field Descriptions (continued)

| Bit   | Field          | Value | Description                                                          |
|-------|----------------|-------|----------------------------------------------------------------------|
| 19-16 | PINMUX15_19_16 |       | PRU0_R31[13]/VPIF_DIN13_FIELD/UHPI_HD[5]/UPP_D5/PRU0_R30[13] Control |
|       |                | 0     | Selects Function PRU0_R31[13]                                        |
|       |                | 1h    | Selects Function VPIF_DIN13_FIELD                                    |
|       |                | 2h    | Selects Function UHPI_HD[5]                                          |
|       |                | 3h    | Reserved                                                             |
|       |                | 4h    | Selects Function UPP_D5                                              |
|       |                | 5h-7h | Reserved                                                             |
|       |                | 8h    | Selects Function PRU0_R30[13]                                        |
|       |                | 9h-Fh | Reserved                                                             |
| 15-12 | PINMUX15_15_12 |       | PRU0_R31[14]/VPIF_DIN14_HSYNC/UHPI_HD[6]/UPP_D6/PRU0_R30[14] Control |
|       |                | 0     | Selects Function PRU0_R31[14]                                        |
|       |                | 1h    | Selects Function VPIF_DIN14_HSYNC                                    |
|       |                | 2h    | Selects Function UHPI_HD[6]                                          |
|       |                | 3h    | Reserved                                                             |
|       |                | 4h    | Selects Function UPP_D6                                              |
|       |                | 5h-7h | Reserved                                                             |
|       |                | 8h    | Selects Function PRU0_R30[14]                                        |
|       |                | 9h-Fh | Reserved                                                             |
| 11-8  | PINMUX15_11_8  |       | PRU0_R31[15]/VPIF_DIN15_VSYNC/UHPI_HD[7]/UPP_D7/PRU0_R30[15] Control |
|       |                | 0     | Selects Function PRU0_R31[15]                                        |
|       |                | 1h    | Selects Function VPIF_DIN15_VSYNC                                    |
|       |                | 2h    | Selects Function UHPI_HD[7]                                          |
|       |                | 3h    | Reserved                                                             |
|       |                | 4h    | Selects Function UPP_D7                                              |
|       |                | 5h-7h | Reserved                                                             |
|       |                | 8h    | Selects Function PRU0_R30[15]                                        |
|       |                | 9h-Fh | Reserved                                                             |
| 7-4   | PINMUX15_7_4   |       | PRU1_R31[29]/VPIF_DIN0/UHPI_HD[8]/UPP_D8/RMII_CRS_DV Control         |
|       |                | 0     | Selects Function PRU1_R31[29]                                        |
|       |                | 1h    | Selects Function VPIF_DIN0                                           |
|       |                | 2h    | Selects Function UHPI_HD[8]                                          |
|       |                | 3h    | Reserved                                                             |
|       |                | 4h    | Selects Function UPP_D8                                              |
|       |                | 5h-7h | Reserved                                                             |
|       |                | 8h    | Selects Function RMII_CRS_DV                                         |
|       |                | 9h-Fh | Reserved                                                             |
| 3-0   | PINMUX15_3_0   |       | PRU0_R31[23]/VPIF_DIN1/UHPI_HD[9]/UPP_D9/RMII_MHZ_50_CLK Control     |
|       |                | 0     | Selects Function PRU0_R31[23]                                        |
|       |                | 1h    | Selects Function VPIF_DIN1                                           |
|       |                | 2h    | Selects Function UHPI_HD[9]                                          |
|       |                | 3h    | Reserved                                                             |
|       |                | 4h    | Selects Function UPP_D9                                              |
|       |                | 5h-7h | Reserved                                                             |
|       |                | 8h    | Selects Function RMII_MHZ_50_CLK                                     |
|       |                | 9h-Fh | Reserved                                                             |



#### 11.5.10.17 Pin Multiplexing Control 16 Register (PINMUX16)

#### Figure 11-34. Pin Multiplexing Control 16 Register (PINMUX16)

| 31  |             | 28 | 27 |                | 24 | 23 |                | 20 | 19 |                | 16 |
|-----|-------------|----|----|----------------|----|----|----------------|----|----|----------------|----|
| PIN | MUX16_31_28 |    |    | PINMUX16_27_24 |    |    | PINMUX16_23_20 |    |    | PINMUX16_19_16 |    |
|     | R/W-0       |    |    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |
| 15  |             | 12 | 11 |                | 8  | 7  |                | 4  | 3  |                | 0  |
| PIN | MUX16_15_12 |    |    | PINMUX16_11_8  |    |    | PINMUX16_7_4   |    |    | PINMUX16_3_0   |    |
|     | R/W-0       |    |    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-38. Pin Multiplexing Control 16 Register (PINMUX16) Field Descriptions

| Bit   | Field          | Value | Description                                               |
|-------|----------------|-------|-----------------------------------------------------------|
| 31-28 | PINMUX16_31_28 |       | PRU1_R31[10]/VPIF_DOUT2/LCD_D[2]/UPP_XD10/GP7[10] Control |
|       |                | 0     | Selects Function PRU1_R31[10]                             |
|       |                | 1h    | Selects Function VPIF_DOUT2                               |
|       |                | 2h    | Selects Function LCD_D[2]                                 |
|       |                | 3h    | Reserved                                                  |
|       |                | 4h    | Selects Function UPP_XD10                                 |
|       |                | 5h-7h | Reserved                                                  |
|       |                | 8h    | Selects Function GP7[10]                                  |
|       |                | 9h-Fh | Reserved                                                  |
| 27-24 | PINMUX16_27_24 |       | PRU1_R31[11]/VPIF_DOUT3/LCD_D[3]/UPP_XD11/GP7[11] Control |
|       |                | 0     | Selects Function PRU1_R31[11]                             |
|       |                | 1h    | Selects Function VPIF_DOUT3                               |
|       |                | 2h    | Selects Function LCD_D[3]                                 |
|       |                | 3h    | Reserved                                                  |
|       |                | 4h    | Selects Function UPP_XD11                                 |
|       |                | 5h-7h | Reserved                                                  |
|       |                | 8h    | Selects Function GP7[11]                                  |
|       |                | 9h-Fh | Reserved                                                  |
| 23-20 | PINMUX16_23_20 |       | PRU1_R31[12]/VPIF_DOUT4/LCD_D[4]/UPP_XD12/GP7[12] Control |
|       |                | 0     | Selects Function PRU1_R31[12]                             |
|       |                | 1h    | Selects Function VPIF_DOUT4                               |
|       |                | 2h    | Selects Function LCD_D[4]                                 |
|       |                | 3h    | Reserved                                                  |
|       |                | 4h    | Selects Function UPP_XD12                                 |
|       |                | 5h-7h | Reserved                                                  |
|       |                | 8h    | Selects Function GP7[12]                                  |
|       |                | 9h-Fh | Reserved                                                  |



# Table 11-38. Pin Multiplexing Control 16 Register (PINMUX16) Field Descriptions (continued)

| Bit   | Field          | Value | Description                                                 |
|-------|----------------|-------|-------------------------------------------------------------|
| 19-16 | PINMUX16_19_16 |       | PRU1_R31[13]/VPIF_DOUT5/LCD_D[5]/UPP_XD13/GP7[13] Control   |
|       |                | 0     | Selects Function PRU1_R31[13]                               |
|       |                | 1h    | Selects Function VPIF_DOUT5                                 |
|       |                | 2h    | Selects Function LCD_D[5]                                   |
|       |                | 3h    | Reserved                                                    |
|       |                | 4h    | Selects Function UPP_XD13                                   |
|       |                | 5h-7h | Reserved                                                    |
|       |                | 8h    | Selects Function GP7[13]                                    |
|       |                | 9h-Fh | Reserved                                                    |
| 15-12 | PINMUX16_15_12 |       | PRU1_R31[14]/VPIF_DOUT6/LCD_D[6]/UPP_XD14/GP7[14] Control   |
|       |                | 0     | Selects Function PRU1_R31[14]                               |
|       |                | 1h    | Selects Function VPIF_DOUT6                                 |
|       |                | 2h    | Selects Function LCD_D[6]                                   |
|       |                | 3h    | Reserved                                                    |
|       |                | 4h    | Selects Function UPP_XD14                                   |
|       |                | 5h-7h | Reserved                                                    |
|       |                | 8h    | Selects Function GP7[14]                                    |
|       |                | 9h-Fh | Reserved                                                    |
| 11-8  | PINMUX16_11_8  |       | PRU1_R31[15]/VPIF_DOUT7/LCD_D[7]/UPP_XD15/GP7[15] Control   |
|       |                | 0     | Selects Function PRU1_R31[15]                               |
|       |                | 1h    | Selects Function VPIF_DOUT7                                 |
|       |                | 2h    | Selects Function LCD_D[7]                                   |
|       |                | 3h    | Reserved                                                    |
|       |                | 4h    | Selects Function UPP_XD15                                   |
|       |                | 5h-7h | Reserved                                                    |
|       |                | 8h    | Selects Function GP7[15]                                    |
|       |                | 9h-Fh | Reserved                                                    |
| 7-4   | PINMUX16_7_4   |       | PRU1_R31[0]/VPIF_DIN8/UHPI_HD[0]/UPP_D0/GP6[5] Control      |
|       |                | 0     | Selects Function PRU1_R31[0]                                |
|       |                | 1h    | Selects Function VPIF_DIN8                                  |
|       |                | 2h    | Selects Function UHPI_HD[0]                                 |
|       |                | 3h    | Reserved                                                    |
|       |                | 4h    | Selects Function UPP_D0                                     |
|       |                | 5h-7h | Reserved                                                    |
|       |                | 8h    | Selects Function GP6[5]                                     |
|       |                | 9h-Fh | Reserved                                                    |
| 3-0   | PINMUX16_3_0   |       | PRU0_R31[9]/VPIF_DIN9/UHPI_HD[1]/UPP_D1/PRU0_R30[9] Control |
|       |                | 0     | Selects Function PRU0_R31[9]                                |
|       |                | 1h    | Selects Function VPIF_DIN9                                  |
|       |                | 2h    | Selects Function UHPI_HD[1]                                 |
|       |                | 3h    | Reserved                                                    |
|       |                | 4h    | Selects Function UPP_D1                                     |
|       |                | 5h-7h | Reserved                                                    |
|       |                | 8h    | Selects Function PRU0_R30[9]                                |
|       |                | 9h-Fh | Reserved                                                    |



#### 11.5.10.18 Pin Multiplexing Control 17 Register (PINMUX17)

### Figure 11-35. Pin Multiplexing Control 17 Register (PINMUX17)

| 31      | 28      | 27  |             | 24 | 23 |                | 20 | 19 |                | 16 |
|---------|---------|-----|-------------|----|----|----------------|----|----|----------------|----|
| PINMUX1 | 7_31_28 | PII | MUX17_27_24 |    |    | PINMUX17_23_20 |    |    | PINMUX17_19_16 |    |
| R/W     | /-0     |     | R/W-0       |    |    | R/W-0          |    |    | R/W-0          |    |
| 15      | 12      | 11  |             | 8  | 7  |                | 4  | 3  |                | 0  |
| PINMUX1 | 7_15_12 | PI  | NMUX17_11_8 |    |    | PINMUX17_7_4   |    |    | PINMUX17_3_0   |    |
| R/W     | /-0     |     | R/W-0       |    |    | R/W-0          |    |    | R/W-0          |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-39. Pin Multiplexing Control 17 Register (PINMUX17) Field Descriptions

| Bit   | Field          | Value | Description                                          |
|-------|----------------|-------|------------------------------------------------------|
| 31-28 | PINMUX17_31_28 |       | BOOT[2]/VPIF_DOUT10/LCD_D[10]/UPP_XD2/GP7[2] Control |
|       |                | 0     | Selects Function BOOT[2]                             |
|       |                | 1h    | Selects Function VPIF_DOUT10                         |
|       |                | 2h    | Selects Function LCD_D[10]                           |
|       |                | 3h    | Reserved                                             |
|       |                | 4h    | Selects Function UPP_XD2                             |
|       |                | 5h-7h | Reserved                                             |
|       |                | 8h    | Selects Function GP7[2]                              |
|       |                | 9h-Fh | Reserved                                             |
| 27-24 | PINMUX17_27_24 |       | BOOT[3]/VPIF_DOUT11/LCD_D[11]/UPP_XD3/GP7[3] Control |
|       |                | 0     | Selects Function BOOT[3]                             |
|       |                | 1h    | Selects Function VPIF_DOUT11                         |
|       |                | 2h    | Selects Function LCD_D[11]                           |
|       |                | 3h    | Reserved                                             |
|       |                | 4h    | Selects Function UPP_XD3                             |
|       |                | 5h-7h | Reserved                                             |
|       |                | 8h    | Selects Function GP7[3]                              |
|       |                | 9h-Fh | Reserved                                             |
| 23-20 | PINMUX17_23_20 |       | BOOT[4]/VPIF_DOUT12/LCD_D[12]/UPP_XD4/GP7[4] Control |
|       |                | 0     | Selects Function BOOT[4]                             |
|       |                | 1h    | Selects Function VPIF_DOUT12                         |
|       |                | 2h    | Selects Function LCD_D[12]                           |
|       |                | 3h    | Reserved                                             |
|       |                | 4h    | Selects Function UPP_XD4                             |
|       |                | 5h-7h | Reserved                                             |
|       |                | 8h    | Selects Function GP7[4]                              |
|       |                | 9h-Fh | Reserved                                             |



# Table 11-39. Pin Multiplexing Control 17 Register (PINMUX17) Field Descriptions (continued)

| Bit   | Field          | Value | Description                                            |
|-------|----------------|-------|--------------------------------------------------------|
| 19-16 | PINMUX17_19_16 |       | BOOT[5]/VPIF_DOUT13/LCD_D[13]/UPP_XD5/GP7[5] Control   |
|       |                | 0     | Selects Function BOOT[5]                               |
|       |                | 1h    | Selects Function VPIF_DOUT13                           |
|       |                | 2h    | Selects Function LCD_D[13]                             |
|       |                | 3h    | Reserved                                               |
|       |                | 4h    | Selects Function UPP_XD5                               |
|       |                | 5h-7h | Reserved                                               |
|       |                | 8h    | Selects Function GP7[5]                                |
|       |                | 9h-Fh | Reserved                                               |
| 15-12 | PINMUX17_15_12 |       | BOOT[6]/VPIF_DOUT14/LCD_D[14]/UPP_XD6/GP7[6] Control   |
|       |                | 0     | Selects Function BOOT[6]                               |
|       |                | 1h    | Selects Function VPIF_DOUT14                           |
|       |                | 2h    | Selects Function LCD_D[14]                             |
|       |                | 3h    | Reserved                                               |
|       |                | 4h    | Selects Function UPP_XD6                               |
|       |                | 5h-7h | Reserved                                               |
|       |                | 8h    | Selects Function GP7[6]                                |
|       |                | 9h-Fh | Reserved                                               |
| 11-8  | PINMUX17_11_8  |       | BOOT[7]/VPIF_DOUT15/LCD_D[15]/UPP_XD7/GP7[7] Control   |
|       |                | 0     | Selects Function BOOT[7]                               |
|       |                | 1h    | Selects Function VPIF_DOUT15                           |
|       |                | 2h    | Selects Function LCD_D[15]                             |
|       |                | 3h    | Reserved                                               |
|       |                | 4h    | Selects Function UPP_XD7                               |
|       |                | 5h-7h | Reserved                                               |
|       |                | 8h    | Selects Function GP7[7]                                |
|       |                | 9h-Fh | Reserved                                               |
| 7-4   | PINMUX17_7_4   |       | PRU1_R31[8]/VPIF_DOUT0/LCD_D[0]/UPP_XD8/GP7[8] Control |
|       |                | 0     | Selects Function PRU1_R31[8]                           |
|       |                | 1h    | Selects Function VPIF_DOUT0                            |
|       |                | 2h    | Selects Function LCD_D[0]                              |
|       |                | 3h    | Reserved                                               |
|       |                | 4h    | Selects Function UPP_XD8                               |
|       |                | 5h-7h | Reserved                                               |
|       |                | 8h    | Selects Function GP7[8]                                |
|       |                | 9h-Fh | Reserved                                               |
| 3-0   | PINMUX17_3_0   |       | PRU1_R31[9]/VPIF_DOUT1/LCD_D[1]/UPP_XD9/GP7[9] Control |
|       |                | 0     | Selects Function PRU1_R31[9]                           |
|       |                | 1h    | Selects Function VPIF_DOUT1                            |
|       |                | 2h    | Selects Function LCD_D[1]                              |
|       |                | 3h    | Reserved                                               |
|       |                | 4h    | Selects Function UPP_XD9                               |
|       |                | 5h-7h | Reserved                                               |
|       |                | 8h    | Selects Function GP7[9]                                |
|       |                | 9h-Fh | Reserved                                               |



#### 11.5.10.19 Pin Multiplexing Control 18 Register (PINMUX18)

#### Figure 11-36. Pin Multiplexing Control 18 Register (PINMUX18)

| 31 |                | 28 | 27 |                | 24 | 23 |                | 20 | 19 |                | 16 |
|----|----------------|----|----|----------------|----|----|----------------|----|----|----------------|----|
|    | PINMUX18_31_28 |    |    | PINMUX18_27_24 |    |    | PINMUX18_23_20 |    |    | PINMUX18_19_16 |    |
|    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |
| 15 |                | 12 | 11 |                | 8  | 7  |                | 4  | 3  |                | 0  |
|    | PINMUX18_15_12 |    |    | PINMUX18_11_8  |    |    | PINMUX18_7_4   |    |    | PINMUX18_3_0   |    |
|    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |    | R/W-0          |    |

LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-40. Pin Multiplexing Control 18 Register (PINMUX18) Field Descriptions

| Bit   | Field          | Value | Description                                                        |
|-------|----------------|-------|--------------------------------------------------------------------|
| 31-28 | PINMUX18_31_28 |       | PRU1_R31[7]/MMCSD_DAT[6]/LCD_MCLK/PRU1_R30[6]/GP8[10] Control      |
|       |                | 0     | Selects Function PRU1_R31[7]                                       |
|       |                | 1h    | Selects Function MMCSD_DAT[6]                                      |
|       |                | 2h    | Selects Function LCD_MCLK                                          |
|       |                | 3h    | Reserved                                                           |
|       |                | 4h    | Selects Function PRU1_R30[6]                                       |
|       |                | 5h-7h | Reserved                                                           |
|       |                | 8h    | Selects Function GP8[10]                                           |
|       |                | 9h-Fh | Reserved                                                           |
| 27-24 | PINMUX18_27_24 |       | MMCSD1_DAT[7]/LCD_PCLK/PRU1_R30[7]/GP8[11] Control                 |
|       |                | 0     | Pin is 3-stated.                                                   |
|       |                | 1h    | Selects Function MMCSD1_DAT[7]                                     |
|       |                | 2h    | Selects Function LCD_PCLK                                          |
|       |                | 3h    | Reserved                                                           |
|       |                | 4h    | Selects Function PRU1_R30[7]                                       |
|       |                | 5h-7h | Reserved                                                           |
|       |                | 8h    | Selects Function GP8[11]                                           |
|       |                | 9h-Fh | Reserved                                                           |
| 23-20 | PINMUX18_23_20 |       | PRU1_R31[24]/PRU0_R30[22]/PRU1_R30[8]/UPP_CH0_WAIT/GP8[12] Control |
|       |                | 0     | Selects Function PRU1_R31[24]                                      |
|       |                | 1h    | Selects Function PRU0_R30[22]                                      |
|       |                | 2h    | Selects Function PRU1_R30[8]                                       |
|       |                | 3h    | Reserved                                                           |
|       |                | 4h    | Selects Function UPP_CH0_WAIT                                      |
|       |                | 5h-7h | Reserved                                                           |
|       |                | 8h    | Selects Function GP8[12]                                           |
|       |                | 9h-Fh | Reserved                                                           |



# Table 11-40. Pin Multiplexing Control 18 Register (PINMUX18) Field Descriptions (continued)

| Bit   | Field          | Value | Description                                                         |
|-------|----------------|-------|---------------------------------------------------------------------|
| 19-16 | PINMUX18_19_16 |       | PRU1_R31[25]/PRU0_R30[23]/MMCSD1_CMD/UPP_CH0_ENABLE/GP8[13] Control |
|       |                | 0     | Selects Function PRU1_R31[25]                                       |
|       |                | 1h    | Selects Function PRU0_R30[23]                                       |
|       |                | 2h    | Selects Function MMCSD1_CMD                                         |
|       |                | 3h    | Reserved                                                            |
|       |                | 4h    | Selects Function UPP_CH0_ENABLE                                     |
|       |                | 5h-7h | Reserved                                                            |
|       |                | 8h    | Selects Function GP8[13]                                            |
|       |                | 9h-Fh | Reserved                                                            |
| 15-12 | PINMUX18_15_12 |       | PRU1_R31[26]/PRU0_R30[24]/MMCSD1_CLK/UPP_CH0_START/GP8[14] Control  |
|       |                | 0     | Selects Function PRU1_R31[26]                                       |
|       |                | 1h    | Selects Function PRU0_R30[24]                                       |
|       |                | 2h    | Selects Function MMCSD1_CLK                                         |
|       |                | 3h    | Reserved                                                            |
|       |                | 4h    | Selects Function UPP_CH0_START                                      |
|       |                | 5h-7h | Reserved                                                            |
|       |                | 8h    | Selects Function GP8[14]                                            |
|       |                | 9h-Fh | Reserved                                                            |
| 11-8  | PINMUX18_11_8  |       | PRU1_R31[27]/PRU0_R30[25]/MMCSD1_DAT[0]/UPP_CH0_CLK/GP8[15] Control |
|       |                | 0     | Selects Function PRU1_R31[27]                                       |
|       |                | 1h    | Selects Function PRU0_R30[25]                                       |
|       |                | 2h    | Selects Function MMCSD1_DAT[0]                                      |
|       |                | 3h    | Reserved                                                            |
|       |                | 4h    | Selects Function UPP_CH0_CLK                                        |
|       |                | 5h-7h | Reserved                                                            |
|       |                | 8h    | Selects Function GP8[15]                                            |
|       |                | 9h-Fh | Reserved                                                            |
| 7-4   | PINMUX18_7_4   |       | BOOT[0]/VPIF_DOUT8/LCD_D[8]/UPP_XD0/GP7[0] Control                  |
|       |                | 0     | Selects Function BOOT[0]                                            |
|       |                | 1h    | Selects Function VPIF_DOUT8                                         |
|       |                | 2h    | Selects Function LCD_D[8]                                           |
|       |                | 3h    | Reserved                                                            |
|       |                | 4h    | Selects Function UPP_XD0                                            |
|       |                | 5h-7h | Reserved                                                            |
|       |                | 8h    | Selects Function GP7[0]                                             |
|       |                | 9h-Fh | Reserved                                                            |
| 3-0   | PINMUX18_3_0   |       | BOOT[1]/VPIF_DOUT9/LCD_D[9]/UPP_XD1/GP7[1] Control                  |
|       |                | 0     | Selects Function BOOT[1]                                            |
|       |                | 1h    | Selects Function VPIF_DOUT9                                         |
|       |                | 2h    | Selects Function LCD_D[9]                                           |
|       |                | 3h    | Reserved                                                            |
|       |                | 4h    | Selects Function UPP_XD1                                            |
|       |                | 5h-7h | Reserved                                                            |
|       |                | 8h    | Selects Function GP7[1]                                             |
|       |                | 9h-Fh | Reserved                                                            |



#### 11.5.10.20 Pin Multiplexing Control 19 Register (PINMUX19)

### Figure 11-37. Pin Multiplexing Control 19 Register (PINMUX19)

| 31             | 2              | 28            | 27        |                | 24           | 23 |                | 20 | 19    |                | 16 |  |
|----------------|----------------|---------------|-----------|----------------|--------------|----|----------------|----|-------|----------------|----|--|
| PI             | PINMUX19_31_28 |               |           | PINMUX19_27_24 |              |    | PINMUX19_23_20 |    |       | PINMUX19_19_16 |    |  |
|                | R/W-0          |               |           | R/W-0          |              |    | R/W-0          |    | R/W-0 |                |    |  |
| 15             | 1              | 12            | 11        |                | 8            | 7  |                | 4  | 3     |                | 0  |  |
| PINMUX19_15_12 |                | PINMUX19_11_8 |           |                | PINMUX19_7_4 |    | PINMUX19_3_0   |    |       |                |    |  |
|                | R/W-0 R/W-0    |               | R/W-0 R/M |                | R/W-0        |    |                |    |       |                |    |  |

LEGEND: R/W = Read/Write; -n = value after reset

### Table 11-41. Pin Multiplexing Control 19 Register (PINMUX19) Field Descriptions

| Bit   | Field          | Value | Description                                                      |
|-------|----------------|-------|------------------------------------------------------------------|
| 31-28 | PINMUX19_31_28 |       | RTCK/GP8[0] Control                                              |
|       |                | 0     | Reserved                                                         |
|       |                | 1h    | Selects Function RTCK                                            |
|       |                | 2h-7h | Reserved                                                         |
|       |                | 8h    | Selects Function GP8[0]                                          |
|       |                | 9h-Fh | Reserved                                                         |
| 27-24 | PINMUX19_27_24 |       | PRU1_R31[28]/LCD_AC_ENB_CS/GP6[0] Control                        |
|       |                | 0     | Selects Function PRU1_R31[28]                                    |
|       |                | 1h    | Reserved                                                         |
|       |                | 2h    | Selects Function LCD_AC_ENB_CS                                   |
|       |                | 3h-7h | Reserved                                                         |
|       |                | 8h    | Selects Function GP6[0]                                          |
|       |                | 9h-Fh | Reserved                                                         |
| 23-20 | PINMUX19_23_20 |       | PRU1_R31[1]/VPIF_CLKO3/PRU1_R30[0]/GP6[1] Control                |
|       |                | 0     | Selects Function PRU1_R31[1]                                     |
|       |                | 1h    | Selects Function VPIF_CLKO3                                      |
|       |                | 2h-3h | Reserved                                                         |
|       |                | 4h    | Selects Function PRU1_R30[0]                                     |
|       |                | 5h-7h | Reserved                                                         |
|       |                | 8h    | Selects Function GP6[1]                                          |
|       |                | 9h-Fh | Reserved                                                         |
| 19-16 | PINMUX19_19_16 |       | PRU1_R31[2]/VPIF_CLKIN3/MMCSD1_DAT[1]/PRU1_R30[1]/GP6[2] Control |
|       |                | 0     | Selects Function PRU1_R31[2]                                     |
|       |                | 1h    | Selects Function VPIF_CLKIN3                                     |
|       |                | 2h    | Selects Function MMCSD1_DAT[1]                                   |
|       |                | 3h    | Reserved                                                         |
|       |                | 4h    | Selects Function PRU1_R30[1]                                     |
|       |                | 5h-7h | Reserved                                                         |
|       |                | 8h    | Selects Function GP6[2]                                          |
|       |                | 9h-Fh | Reserved                                                         |



# Table 11-41. Pin Multiplexing Control 19 Register (PINMUX19) Field Descriptions (continued)

| Bit   | Field          | Value | Description                                                      |
|-------|----------------|-------|------------------------------------------------------------------|
| 15-12 | PINMUX19_15_12 |       | PRU1_R31[3]/VPIF_CLKO2/MMCSD1_DAT[2]/PRU1_R30[2]/GP6[3] Control  |
|       |                | 0     | Selects Function PRU1_R31[3]                                     |
|       |                | 1h    | Selects Function VPIF_CLKO2                                      |
|       |                | 2h    | Selects Function MMCSD1_DAT[2]                                   |
|       |                | 3h    | Reserved                                                         |
|       |                | 4h    | Selects Function PRU1_R30[2]                                     |
|       |                | 5h-7h | Reserved                                                         |
|       |                | 8h    | Selects Function GP6[3]                                          |
|       |                | 9h-Fh | Reserved                                                         |
| 11-8  | PINMUX19_11_8  |       | PRU1_R31[4]/VPIF_CLKIN2/MMCSD1_DAT[3]/PRU1_R30[3]/GP6[4] Control |
|       |                | 0     | Selects Function PRU1_R31[4]                                     |
|       |                | 1h    | Selects Function VPIF_CLKIN2                                     |
|       |                | 2h    | Selects Function MMCSD1_DAT[3]                                   |
|       |                | 3h    | Reserved                                                         |
|       |                | 4h    | Selects Function PRU1_R30[3]                                     |
|       |                | 5h-7h | Reserved                                                         |
|       |                | 8h    | Selects Function GP6[4]                                          |
|       |                | 9h-Fh | Reserved                                                         |
| 7-4   | PINMUX19_7_4   |       | PRU1_R31[5]/MMCSD1_DAT[4]/LCD_VSYNC/PRU1_R30[4]/GP8[8] Control   |
|       |                | 0     | Selects Function PRU1_R31[5]                                     |
|       |                | 1h    | Selects Function MMCSD1_DAT[4]                                   |
|       |                | 2h    | Selects Function LCD_VSYNC                                       |
|       |                | 3h    | Reserved                                                         |
|       |                | 4h    | Selects Function PRU1_R30[4]                                     |
|       |                | 5h-7h | Reserved                                                         |
|       |                | 8h    | Selects Function GP8[8]                                          |
|       |                | 9h-Fh | Reserved                                                         |
| 3-0   | PINMUX19_3_0   |       | PRU1_R31[6]/MMCSD1_DAT[5]/LCD_HSYNC/PRU1_R30[5]/GP8[9] Control   |
|       |                | 0     | Selects Function PRU1_R31[6]                                     |
|       |                | 1h    | Selects Function MMCSD1_DAT[5]                                   |
|       |                | 2h    | Selects Function LCD_HSYNC                                       |
|       |                | 3h    | Reserved                                                         |
|       |                | 4h    | Selects Function PRU1_R30[5]                                     |
|       |                | 5h-7h | Reserved                                                         |
|       |                | 8h    | Selects Function GP8[9]                                          |
|       |                | 9h-Fh | Reserved                                                         |



#### 11.5.11 Suspend Source Register (SUSPSRC)

The suspend source register (SUSPSRC) indicates the emulation suspend source for those peripherals that support emulation suspend. A value of 1 (default) for a SUSPSRC bit corresponding to the peripheral, indicates that the DSP emulator controls the peripheral's emulation suspend signal. You should maintain this register with its default values. The flexibility of the device architecture allows either the ARM or the DSP to control the various peripherals (setup registers, service interrupts, etc.). While this assignment is a matter of software convention, during an emulation halt, the device must know which peripherals are associated with the halting processor, so that only those modules receive the suspend signal. This allows peripherals associated with the other (unhalted) processor to continue normal operation.

The SUSPSRC is shown in Figure 11-38 and described in Table 11-42.

Figure 11-38. Suspend Source Register (SUSPSRC)

| 31        | 30       | 29            | 28            | 27            | 26       | 25       | 24        |
|-----------|----------|---------------|---------------|---------------|----------|----------|-----------|
| Reserved  | Reserved | TIMER64P_2SRC | TIMER64P_1SRC | TIMER64P_0SRC | Reserved | Reserved | EPWM1SRC  |
| R/W-1     | R/W-1    | R/W-1         | R/W-1         | R/W-1         | R/W-1    | R/W-1    | R/W-1     |
| 23        | 22       | 21            | 20            | 19            | 18       | 17       | 16        |
| EPWM0SRC  | SPI1SRC  | SPI0SRC       | UART2SRC      | UART1SRC      | UART0SRC | I2C1SRC  | I2C0SRC   |
| R/W-1     | R/W-1    | R/W-1         | R/W-1         | R/W-1         | R/W-1    | R/W-1    | R/W-1     |
| 15        | 14       | 13            | 12            | 11            | 10       | 9        | 8         |
| Reserved  | VPIFSRC  | SATASRC       | HPISRC        | Reserved      | Reserved | USB0SRC  | MCBSP1SRC |
| R/W-1     | R/W-1    | R/W-1         | R/W-1         | R/W-1         | R/W-1    | R/W-1    | R/W-1     |
| 7         | 6        | 5             | 4             | 3             | 2        | 1        | 0         |
| MCBSP0SRC | PRUSRC   | EMACSRC       | UPPSRC        | TIMER64P_3SRC | ECAP2SRC | ECAP1SRC | ECAP0SRC  |
| R/W-1     | R/W-1    | R/W-1         | R/W-1         | R/W-1         | R/W-1    | R/W-1    | R/W-1     |

LEGEND: R/W = Read/Write; -n = value after reset

Table 11-42. Suspend Source Register (SUSPSRC) Field Descriptions

| Bit   | Field         | Value | Description                                                                 |  |  |  |
|-------|---------------|-------|-----------------------------------------------------------------------------|--|--|--|
| 31-30 | Reserved      | 1     | Reserved. Write the default value to all bits when modifying this register. |  |  |  |
| 29    | TIMER64P_2SRC |       | imer2 64 Emulation Suspend Source.                                          |  |  |  |
|       |               | 0     | ARM is the source of the emulation suspend.                                 |  |  |  |
|       |               | 1     | DSP is the source of the emulation suspend.                                 |  |  |  |
| 28    | TIMER64P_1SRC |       | Timer1 64 Emulation Suspend Source.                                         |  |  |  |
|       |               | 0     | ARM is the source of the emulation suspend.                                 |  |  |  |
|       |               | 1     | DSP is the source of the emulation suspend.                                 |  |  |  |
| 27    | TIMER64P_0SRC |       | Timer0 64 Emulation Suspend Source.                                         |  |  |  |
|       |               | 0     | ARM is the source of the emulation suspend.                                 |  |  |  |
|       |               | 1     | DSP is the source of the emulation suspend.                                 |  |  |  |
| 26-25 | Reserved      | 1     | Reserved. Write the default value to all bits when modifying this register. |  |  |  |
| 24    | EPWM1SRC      |       | EPWM1 Emulation Suspend Source.                                             |  |  |  |
|       |               | 0     | ARM is the source of the emulation suspend.                                 |  |  |  |
|       |               | 1     | DSP is the source of the emulation suspend.                                 |  |  |  |
| 23    | EPWM0SRC      |       | EPWM0 Emulation Suspend Source.                                             |  |  |  |
|       |               | 0     | ARM is the source of the emulation suspend.                                 |  |  |  |
|       |               | 1     | DSP is the source of the emulation suspend.                                 |  |  |  |
| 22    | SPI1SRC       |       | SPI1 Emulation Suspend Source.                                              |  |  |  |
|       |               | 0     | ARM is the source of the emulation suspend.                                 |  |  |  |
|       |               | 1     | DSP is the source of the emulation suspend.                                 |  |  |  |



# Table 11-42. Suspend Source Register (SUSPSRC) Field Descriptions (continued)

| Bit   | Field      | Value    | Description                                                                 |
|-------|------------|----------|-----------------------------------------------------------------------------|
| 21    | SPI0SRC    |          | SPI0 Emulation Suspend Source.                                              |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 20    | UART2SRC   |          | UART2 Emulation Suspend Source.                                             |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 19    | UART1SRC   |          | UART1 Emulation Suspend Source.                                             |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 18    | UART0SRC   |          | UART0 Emulation Suspend Source.                                             |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 17    | I2C1SRC    |          | I2C1 Emulation Suspend Source.                                              |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 16    | I2C0SRC    |          | I2C0 Emulation Suspend Source.                                              |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 15    | Reserved   | 1        | Reserved. Write the default value to all bits when modifying this register. |
| 14    | VPIFSRC    | -        | VPIF Emulation Suspend Source.                                              |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 13    | SATASRC    | •        | SATA Emulation Suspend Source.                                              |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 12    | HPISRC     | -        | HPI Emulation Suspend Source.                                               |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 11-10 | Reserved   | 1        | Reserved. Write the default value to all bits when modifying this register. |
| 9     | USB0SRC    | -        | USB0 (USB 2.0) Emulation Suspend Source.                                    |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 8     | MCBSP1SRC  |          | McBSP1 Emulation Suspend Source.                                            |
|       | ozor rorro | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 7     | MCBSP0SRC  | •        | McBSP0 Emulation Suspend Source.                                            |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 6     | PRUSRC     | -        | PRU Emulation Suspend Source.                                               |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 5     | EMACSRC    | <u> </u> | EMAC Emulation Suspend Source.                                              |
|       |            | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
| 4     | UPPSRC     | <u>'</u> | uPP Emulation Suspend Source.                                               |
| 7     | 37.1 31.13 | 0        | ARM is the source of the emulation suspend.                                 |
|       |            | 1        | DSP is the source of the emulation suspend.                                 |
|       | 1          | '        | Don to the secret of the chimation suspend.                                 |



# Table 11-42. Suspend Source Register (SUSPSRC) Field Descriptions (continued)

| Bit | Field         | Value | Description                                 |
|-----|---------------|-------|---------------------------------------------|
| 3   | TIMER64P_3SRC |       | Timer3 64 Emulation Suspend Source.         |
|     |               | 0     | ARM is the source of the emulation suspend. |
|     |               | 1     | DSP is the source of the emulation suspend. |
| 2   | ECAP2SRC      |       | ECAP2 Emulation Suspend Source.             |
|     |               | 0     | ARM is the source of the emulation suspend. |
|     |               | 1     | DSP is the source of the emulation suspend. |
| 1   | ECAP1SRC      |       | ECAP1 Emulation Suspend Source.             |
|     |               | 0     | ARM is the source of the emulation suspend. |
|     |               | 1     | DSP is the source of the emulation suspend. |
| 0   | ECAP0SRC      |       | ECAP0 Emulation Suspend Source.             |
|     |               | 0     | ARM is the source of the emulation suspend. |
|     |               | 1     | DSP is the source of the emulation suspend. |



#### 11.5.12 Chip Signal Register (CHIPSIG)

The DSP has access to 4 ARM interrupt events in the ARM interrupt map: SYSCFG CHIPINTO, SYSCFG\_CHIPINT1, SYSCFG\_CHIPINT2, and SYSCFG\_CHIPINT3. The ARM has access to 3 DSP interrupt events in the DSP interrupt event map: SYSCFG CHIPINT2, SYSCFG CHIPINT3, and NMI.

NOTE: SYSCFG\_CHIPINT2 and SYSCFG\_CHIPINT3 are essentially for the ARM to interrupt the DSP. However, these are additionally mapped to the ARM interrupt controller (AINTC), so that it can be used as debug interrupts, in case there is a need to halt both processors simultaneously.

The ARM may generate an interrupt to the DSP by setting one of the two CHIPSIG[3-2] bits or an NMI interrupt by setting the CHIPSIG[4] bit in the chip signal register (CHIPSIG). The DSP may generate an interrupt to the ARM by setting one of the four CHIPSIG[3-0] bits. Writing a 1 to these bits sets the interrupts, writing a 0 has no effect. Reads return the value of these bits and can also be used as status bits. The CHIPSIG is shown in Figure 11-39 and described in Table 11-43.

Figure 11-39. Chip Signal Register (CHIPSIG)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 11-43. Chip Signal Register (CHIPSIG) Field Descriptions

| Bit  | Field    | Value | Description                        |  |  |  |
|------|----------|-------|------------------------------------|--|--|--|
| 31-5 | Reserved | 0     | Reserved                           |  |  |  |
| 4    | CHIPSIG4 |       | Asserts DSP NMI interrupt.         |  |  |  |
|      |          | 0     | No effect                          |  |  |  |
|      |          | 1     | Asserts interrupt                  |  |  |  |
| 3    | CHIPSIG3 |       | Asserts SYSCFG_CHIPINT3 interrupt. |  |  |  |
|      |          | 0     | No effect                          |  |  |  |
|      |          | 1     | Asserts interrupt                  |  |  |  |
| 2    | CHIPSIG2 |       | Asserts SYSCFG_CHIPINT2 interrupt. |  |  |  |
|      |          | 0     | No effect                          |  |  |  |
|      |          | 1     | Asserts interrupt                  |  |  |  |
| 1    | CHIPSIG1 |       | Asserts SYSCFG_CHIPINT1 interrupt. |  |  |  |
|      |          | 0     | No effect                          |  |  |  |
|      |          | 1     | Asserts interrupt                  |  |  |  |
| 0    | CHIPSIG0 |       | Asserts SYSCFG_CHIPINT0 interrupt. |  |  |  |
|      |          | 0     | No effect                          |  |  |  |
|      |          | 1     | Asserts interrupt                  |  |  |  |



## 11.5.13 Chip Signal Clear Register (CHIPSIG\_CLR)

The chip signal clear register (CHIPSIG CLR) is used to clear the bits set in the chip signal register (CHIPSIG). Writing a 1 to a CHIPSIG[n] bit in CHIPSIG\_CLR clears the corresponding CHIPSIG[n] bit in CHIPSIG; writing a 0 has no effect. After servicing the interrupt, the interrupted processor can clear the bits set in CHIPSIG by writing 1 to the corresponding bits in CHIPSIG\_CLR. The other processor may poll the CHIPSIG[n] bit to determine when the interrupted processor has completed the interrupt service. The CHIPSIG CLR is shown in Figure 11-40 and described in Table 11-44.

For more information on ARM interrupts, see Chapter 12. For more information on DSP interrupts, see Chapter 3.

Figure 11-40. Chip Signal Clear Register (CHIPSIG\_CLR)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 11-44. Chip Signal Clear Register (CHIPSIG\_CLR) Field Descriptions

| Bit  | Field    | Value | Description                       |  |  |  |
|------|----------|-------|-----------------------------------|--|--|--|
| 31-5 | Reserved | 0     | Reserved                          |  |  |  |
| 4    | CHIPSIG4 |       | Clears DSP NMI interrupt.         |  |  |  |
|      |          | 0     | No effect                         |  |  |  |
|      |          | 1     | Clears interrupt                  |  |  |  |
| 3    | CHIPSIG3 |       | Clears SYSCFG_CHIPINT3 interrupt. |  |  |  |
|      |          | 0     | No effect                         |  |  |  |
|      |          | 1     | Clears interrupt                  |  |  |  |
| 2    | CHIPSIG2 |       | Clears SYSCFG_CHIPINT2 interrupt. |  |  |  |
|      |          | 0     | No effect                         |  |  |  |
|      |          | 1     | Clears interrupt                  |  |  |  |
| 1    | CHIPSIG1 |       | Clears SYSCFG_CHIPINT1 interrupt. |  |  |  |
|      |          | 0     | No effect                         |  |  |  |
|      |          | 1     | Clears interrupt                  |  |  |  |
| 0    | CHIPSIG0 |       | Clears SYSCFG_CHIPINT0 interrupt. |  |  |  |
|      |          | 0     | No effect                         |  |  |  |
|      |          | 1     | Clears interrupt                  |  |  |  |

31



## 11.5.14 Chip Configuration 0 Register (CFGCHIP0)

The chip configuration 0 register (CFGCHIP0) controls the following functions:

• PLL Controller 0 memory-mapped register lock: Used to lock out writes to the PLLC0 memory-mapped registers (MMRs) to prevent any erroneous writes in software to the PLLC0 register space.

• EDMA3\_0 Transfer Controller Default Burst Size (DBS) Control: This controls the maximum number of bytes issued per read/write command or the burst size for the individual transfer controllers (TCs) on the device. By default for all transfer controllers, the burst size is set to 16 bytes. However, CFGCHIP0 allows configurability of this parameter so that the TC can have a burst size of 16, 32, or 64 bytes. The burst size determines the intra packet efficiency for the EDMA3\_0 transfers. Additionally, it also facilitates preemption at a system level, as all transfer requests are internally broken down by the transfer controller up to DBS size byte chunks and on a system level, each master's priority (configured by the MSTPRI register) is evaluated at burst size boundaries. The DBS value can significantly impact the standalone throughput performance depending on the source and destination (bus width/frequency/burst support etc) and the TC FIFO size, etc. Therefore, the DBS size configuration should be carefully analyzed to meet the system's throughput/performance requirements.

The CFGCHIP0 is shown in Figure 11-41 and described in Table 11-45.

Figure 11-41. Chip Configuration 0 Register (CFGCHIP0)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 11-45. Chip Configuration 0 Register (CFGCHIP0) Field Descriptions

| Bit  | Field           | Value | Description                           |
|------|-----------------|-------|---------------------------------------|
| 31-5 | Reserved        | 0     | Reserved.                             |
| 4    | PLL_MASTER_LOCK |       | PLLC0 MMRs lock.                      |
|      |                 | 0     | PLLC0 MMRs are freely accessible.     |
|      |                 | 1     | All PLLC0 MMRs are locked.            |
| 3-2  | EDMA30TC1DBS    |       | EDMA3_0_TC1 Default Burst Size (DBS). |
|      |                 | 0     | 16 bytes                              |
|      |                 | 1h    | 32 bytes                              |
|      |                 | 2h    | 64 bytes                              |
|      |                 | 3h    | Reserved                              |
| 1-0  | EDMA30TC0DBS    |       | EDMA3_0_TC0 Default Burst Size (DBS). |
|      |                 | 0     | 16 bytes                              |
|      |                 | 1h    | 32 bytes                              |
|      |                 | 2h    | 64 bytes                              |
|      |                 | 3h    | Reserved                              |



#### 11.5.15 Chip Configuration 1 Register (CFGCHIP1)

The chip configuration 1 register (CFGCHIP1) controls the following functions:

- eCAP0/1/2 event input source: Allows using McASP0 TX/RX events or various EMAC TX/RX threshold, pulse, or miscellaneous interrupt events as eCAP event input sources.
- HPI Control: Allows HPIEN bit control that determines whether or not the HPI module has control over the HPI pins (multiplexed with other peripheral pins). It also provides configurability to select whether the host address is a word address or a byte address mode.
- EDMA3\_1 Transfer Controller Default Burst Size (DBS) Control: This controls the maximum number of bytes issued per read/write command or the burst size for the individual transfer controllers (TCs) on the device. By default for all transfer controllers, the burst size is set to 16 bytes. However, CFGCHIP1 allows configurability of this parameter so that the TC can have a burst size of 16, 32, or 64 bytes. The burst size determines the intra packet efficiency for the EDMA3\_1 transfers. Additionally, it also facilitates preemption at a system level, as all transfer requests are internally broken down by the transfer controller up to DBS size byte chunks and on a system level, each master's priority (configured by the MSTPRI register) is evaluated at burst size boundaries. The DBS value can significantly impact the standalone throughput performance depending on the source and destination (bus width/frequency/burst support etc) and the TC FIFO size, etc. Therefore, the DBS size configuration should be carefully analyzed to meet the system's throughput/performance requirements.
- eHRPWM Time Base Clock (TBCLK) Synchronization: Allows the software to globally synchronize all enabled eHRPWM modules to the time base clock (TBCLK).
- McASP0 AMUTEIN signal source control: Allows selecting GPIO interrupt from different banks as source for the McASP0 AMUTEIN signal.

The CFGCHIP1 is shown in Figure 11-42 and described in Table 11-46.

Figure 11-42. Chip Configuration 1 Register (CFGCHIP1)

| 31     | 2         | 7 26   |           | 22 | 21      | 17 | 16        |
|--------|-----------|--------|-----------|----|---------|----|-----------|
| CA     | AP2SRC    |        | CAP1SRC   |    | CAP0SRC |    | HPIBYTEAD |
| R/W-0  |           |        | R/W-0     |    | R/W-0   |    | R/W-0     |
| 15     | 14        | 13     | 12        | 11 |         |    | 8         |
| HPIENA | EDMA31    | TC0DBS | TBCLKSYNC |    | Reserve | d  |           |
| R/W-0  | R/W-0 R-0 |        | R/W-0     |    | R/W-0   |    |           |
| 7      |           |        | 4         | 3  |         |    | 0         |
|        | Rese      | rved   |           |    | AMUTESE | LO |           |
|        | R/V       | V-0    |           | ·  | R/W-0   |    | ·         |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset



# Table 11-46. Chip Configuration 1 Register (CFGCHIP1) Field Descriptions

| Bit   | Field   | Value   | Description                           |
|-------|---------|---------|---------------------------------------|
| 31-27 | CAP2SRC |         | Selects the eCAP2 module event input. |
|       |         | 0       | eCAP2 Pin input                       |
|       |         | 1h      | McASP0 TX DMA Event                   |
|       |         | 2h      | McASP0 RX DMA Event                   |
|       |         | 3h-6h   | Reserved                              |
|       |         | 7h      | EMAC C0 RX Threshold Pulse Interrupt  |
|       |         | 8h      | EMAC C0 RX Pulse Interrupt            |
|       |         | 9h      | EMAC C0 TX Pulse Interrupt            |
|       |         | Ah      | EMAC C0 Miscellaneous Interrupt       |
|       |         | Bh      | EMAC C1 RX Threshold Pulse Interrupt  |
|       |         | Ch      | EMAC C1 RX Pulse Interrupt            |
|       |         | Dh      | EMAC C1 TX Pulse Interrupt            |
|       |         | Eh      | EMAC C1 Miscellaneous Interrupt       |
|       |         | Fh      | EMAC C2 RX Threshold Pulse Interrupt  |
|       |         | 10h     | EMAC C2 RX Pulse Interrupt            |
|       |         | 11h     | EMAC C2 TX Pulse Interrupt            |
|       |         | 12h     | EMAC C2 Miscellaneous Interrupt       |
|       |         | 13h-1Fh | Reserved                              |
| 26-22 | CAP1SRC |         | Selects the eCAP1 module event input. |
|       |         | 0       | eCAP1 Pin input                       |
|       |         | 1h      | McASP0 TX DMA Event                   |
|       |         | 2h      | McASP0 RX DMA Event                   |
|       |         | 3h-6h   | Reserved                              |
|       |         | 7h      | EMAC C0 RX Threshold Pulse Interrupt  |
|       |         | 8h      | EMAC C0 RX Pulse Interrupt            |
|       |         | 9h      | EMAC C0 TX Pulse Interrupt            |
|       |         | Ah      | EMAC C0 Miscellaneous Interrupt       |
|       |         | Bh      | EMAC C1 RX Threshold Pulse Interrupt  |
|       |         | Ch      | EMAC C1 RX Pulse Interrupt            |
|       |         | Dh      | EMAC C1 TX Pulse Interrupt            |
|       |         | Eh      | EMAC C1 Miscellaneous Interrupt       |
|       |         | Fh      | EMAC C2 RX Threshold Pulse Interrupt  |
|       |         | 10h     | EMAC C2 RX Pulse Interrupt            |
|       |         | 11h     | EMAC C2 TX Pulse Interrupt            |
|       |         | 12h     | EMAC C2 Miscellaneous Interrupt       |
|       |         | 13h-1Fh | Reserved                              |



# Table 11-46. Chip Configuration 1 Register (CFGCHIP1) Field Descriptions (continued)

| Bit   | Field        | Value   | Description                                                                                                                                                                                                          |
|-------|--------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21-17 | CAP0SRC      |         | Selects the eCAP0 module event input.                                                                                                                                                                                |
|       |              | 0       | eCAP0 Pin input                                                                                                                                                                                                      |
|       |              | 1h      | McASP0 TX DMA Event                                                                                                                                                                                                  |
|       |              | 2h      | McASP0 RX DMA Event                                                                                                                                                                                                  |
|       |              | 3h-6h   | Reserved                                                                                                                                                                                                             |
|       |              | 7h      | EMAC C0 RX Threshold Pulse Interrupt                                                                                                                                                                                 |
|       |              | 8h      | EMAC C0 RX Pulse Interrupt                                                                                                                                                                                           |
|       |              | 9h      | EMAC C0 TX Pulse Interrupt                                                                                                                                                                                           |
|       |              | Ah      | EMAC C0 Miscellaneous Interrupt                                                                                                                                                                                      |
|       |              | Bh      | EMAC C1 RX Threshold Pulse Interrupt                                                                                                                                                                                 |
|       |              | Ch      | EMAC C1 RX Pulse Interrupt                                                                                                                                                                                           |
|       |              | Dh      | EMAC C1 TX Pulse Interrupt                                                                                                                                                                                           |
|       |              | Eh      | EMAC C1 Miscellaneous Interrupt                                                                                                                                                                                      |
|       |              | Fh      | EMAC C2 RX Threshold Pulse Interrupt                                                                                                                                                                                 |
|       |              | 10h     | EMAC C2 RX Pulse Interrupt                                                                                                                                                                                           |
|       |              | 11h     | EMAC C2 TX Pulse Interrupt                                                                                                                                                                                           |
|       |              | 12h     | EMAC C2 Miscellaneous Interrupt                                                                                                                                                                                      |
|       |              | 13h-1Fh | Reserved                                                                                                                                                                                                             |
| 16    | HPIBYTEAD    |         | HPI Byte/Word Address Mode select.                                                                                                                                                                                   |
|       |              | 0       | Host address is a word address.                                                                                                                                                                                      |
|       |              | 1       | Host address is a byte address.                                                                                                                                                                                      |
| 15    | HPIENA       |         | HPI Enable Bit.                                                                                                                                                                                                      |
|       |              | 0       | HPI is disabled.                                                                                                                                                                                                     |
|       |              | 1       | HPI is enabled.                                                                                                                                                                                                      |
| 14-13 | EDMA31TC0DBS |         | EDMA3_1_TC0 Default Burst Size.                                                                                                                                                                                      |
|       |              | 0       | 16 bytes                                                                                                                                                                                                             |
|       |              | 1h      | 32 bytes                                                                                                                                                                                                             |
|       |              | 2h      | 64 bytes                                                                                                                                                                                                             |
|       |              | 3h      | Reserved                                                                                                                                                                                                             |
| 12    | TBCLKSYNC    |         | eHRPWM Module Time Base Clock Synchronization. Allows you to globally synchronize all enabled eHRPWM modules to the time base clock (TBCLK).                                                                         |
|       |              | 0       | Time base clock (TBCLK) within each enabled eHRPWM module is stopped.                                                                                                                                                |
|       |              | 1       | All enabled eHRPWM module clocks are started with the first rising edge of TBCLK aligned. For perfectly synchronized TBCLKs, the prescaler bits in the TBCTL register of each eHRPWM module must be set identically. |
| 11-4  | Reserved     | 0       | Reserved. Write the default value to all bits when modifying this register.                                                                                                                                          |
| 3-0   | AMUTESEL0    |         | Selects the source of McASP0 AMUTEIN signal.                                                                                                                                                                         |
|       |              | 0       | Drive McASP0 AMUTEIN signal low.                                                                                                                                                                                     |
|       |              | 1h      | GPIO Interrupt from Bank 0                                                                                                                                                                                           |
|       |              | 2h      | GPIO Interrupt from Bank 1                                                                                                                                                                                           |
|       |              | 3h      | GPIO Interrupt from Bank 2                                                                                                                                                                                           |
|       |              | 4h      | GPIO Interrupt from Bank 3                                                                                                                                                                                           |
|       |              | 5h      | GPIO Interrupt from Bank 4                                                                                                                                                                                           |
|       |              | 6h      | GPIO Interrupt from Bank 5                                                                                                                                                                                           |
|       |              | 7h      | GPIO Interrupt from Bank 6                                                                                                                                                                                           |
|       |              | 8h      | GPIO Interrupt from Bank 7                                                                                                                                                                                           |
|       |              | 9h-Fh   | Reserved                                                                                                                                                                                                             |
|       | 1            |         |                                                                                                                                                                                                                      |



## 11.5.16 Chip Configuration 2 Register (CFGCHIP2)

The chip configuration 2 register (CFGCHIP2) controls the following functions:

- USB1.1 OHCI
- USB2.0 OTG PHY

The CFGCHIP2 is shown in Figure 11-43 and described in Table 11-47.

Figure 11-43. Chip Configuration 2 Register (CFGCHIP2)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 11-47. Chip Configuration 2 Register (CFGCHIP2) Field Descriptions

| Bit   | Field         | Value | Description                                                                                 |
|-------|---------------|-------|---------------------------------------------------------------------------------------------|
| 31-18 | Reserved      | 0     | Reserved                                                                                    |
| 17    | USB0PHYCLKGD  |       | Status of USB2.0 PHY.                                                                       |
|       |               | 0     | Clock is not present, power is not good, and PLL has not locked.                            |
|       |               | 1     | Clock is present, power is good, and PLL has locked.                                        |
| 16    | USB0VBUSSENSE |       | Status of USB2.0 PHY VBUS sense.                                                            |
|       |               | 0     | PHY is not sensing voltage presence on the VBUS pin.                                        |
|       |               | 1     | PHY is sensing voltage presence on the VBUS pin.                                            |
| 15    | RESET         |       | USB2.0 PHY reset.                                                                           |
|       |               | 0     | Not in reset.                                                                               |
|       |               | 1     | USB2.0 PHY in reset.                                                                        |
| 14-13 | USB0OTGMODE   |       | USB2.0 OTG subsystem mode.                                                                  |
|       |               | 0     | No override. PHY drive signals to controller based on its comparators for VBUS and ID pins. |
|       |               | 1h    | Override phy values to force USB host operation.                                            |
|       |               | 2h    | Override phy values to force USB device operation.                                          |
|       |               | 3h    | Override phy values to force USB host operation with VBUS low.                              |
| 12    | USB1PHYCLKMUX |       | USB1.1 PHY reference clock input mux. Controls clock mux to USB1.1.                         |
|       |               | 0     | USB1.1 PHY reference clock is sourced by output of USB2.0 PHY.                              |
|       |               | 1     | USB1.1 PHY reference clock (USB_REFCLKIN) is sourced by an external pin.                    |
| 11    | USB0PHYCLKMUX |       | USB2.0 PHY reference clock input mux.                                                       |
|       |               | 0     | USB2.0 PHY reference clock (USB_REFCLKIN) is sourced by an external pin.                    |
|       |               | 1     | USB2.0 PHY reference clock (AUXCLK) is internally generated from the PLL.                   |
| 10    | USB0PHYPWDN   |       | USB2.0 PHY operation state control.                                                         |
|       |               | 0     | USB2.0 PHY is enabled and is in operating state (normal operation).                         |
|       |               | 1     | USB2.0 PHY is disabled and powered down.                                                    |



# Table 11-47. Chip Configuration 2 Register (CFGCHIP2) Field Descriptions (continued)

| Bit | Field         | Value | Description                                                                                           |
|-----|---------------|-------|-------------------------------------------------------------------------------------------------------|
| 9   | USB0OTGPWRDN  |       | USB2.0 OTG subsystem (SS) operation state control.                                                    |
|     |               | 0     | OTG SS is enabled and is in operating state (normal operation).                                       |
|     |               | 1     | OTG SS is disabled and is powered down.                                                               |
| 8   | USB0DATPOL    |       | USB2.0 differential data lines polarity selector.                                                     |
|     |               | 0     | Differential data polarities are inverted (USB_DP is connected to D- and USB_DM is connected to D+).  |
|     |               | 1     | Differential data polarity are not altered (USB_DP is connected to D+ and USB_DM is connected to D-). |
| 7   | USB1SUSPENDM  |       | USB1.1 suspend mode.                                                                                  |
|     |               | 0     | Needs to be 0 whenever USB1.1 PHY is unpowered.                                                       |
|     |               | 1     | Enable USB1.1 PHY.                                                                                    |
| 6   | USB0PHY_PLLON |       | Drives USB2.0 PHY, allowing or preventing it from stopping the 48 MHz clock during USB SUSPEND.       |
|     |               | 0     | USB2.0 PHY is allowed to stop the 48 MHz clock during USB SUSPEND.                                    |
|     |               | 1     | USB2.0 PHY is prevented from stopping the 48 MHz clock during USB SUSPEND                             |
| 5   | USB0SESNDEN   |       | USB2.0 Session End comparator enable.                                                                 |
|     |               | 0     | Session End comparator is disabled.                                                                   |
|     |               | 1     | Session End comparator is enabled.                                                                    |
| 4   | USB0VBDTCTEN  |       | USB2.0 VBUS line comparators enable.                                                                  |
|     |               | 0     | All VBUS line comparators are disabled.                                                               |
|     |               | 1     | All VBUS line comparators are enabled.                                                                |
| 3-0 | USB0REF_FREQ  |       | USB2.0 PHY reference clock input frequencies.                                                         |
|     |               | 0     | Reserved                                                                                              |
|     |               | 1h    | 12 MHz                                                                                                |
|     |               | 2h    | 24 MHz                                                                                                |
|     |               | 3h    | 48 MHz                                                                                                |
|     |               | 4h    | 19.2 MHz                                                                                              |
|     |               | 5h    | 38.4 MHz                                                                                              |
|     |               | 6h    | 13 MHz                                                                                                |
|     |               | 7h    | 26 MHz                                                                                                |
|     |               | 8h    | 20 MHz                                                                                                |
|     |               | 9h    | 40 MHz                                                                                                |
|     |               | Ah-Fh | Reserved                                                                                              |



## 11.5.17 Chip Configuration 3 Register (CFGCHIP3)

The chip configuration 3 register (CFGCHIP3) controls the following peripheral/module functions:

- EMAC MII/RMII Mode Select.
- uPP Clock Source Control: Allows control for the source of the uPP 2x transmit clock.
- PLL Controller 1 memory-mapped register lock: Used to lock out writes to the PLLC1 memory-mapped registers (MMRs) to prevent any erroneous writes in software to the PLLC1 register space.
- ASYNC3 Clock Source Control: Allows control for the source of the ASYNC3 clock.
- PRU Event Input Select.
- DIV4p5 Clock Enable/Disable: The DIV4p5 (/4.5) hardware clock divider is provided to generate 133 MHz from the 600 MHz PLL clock for use as clocks to the EMIFs. Allows enabling/disabling this clock divider.
- EMIFA Module Clock Source Control: Allows control for the source of the EMIFA module clock.

The CFGCHIP3 is shown in Figure 11-44 and described in Table 11-48.

Figure 11-44. Chip Configuration 3 Register (CFGCHIP3)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 11-48. Chip Configuration 3 Register (CFGCHIP3) Field Descriptions

| Bit   | Field            | Value | Description                                                                 |  |  |  |
|-------|------------------|-------|-----------------------------------------------------------------------------|--|--|--|
| 31-16 | Reserved         | 0     | Reserved                                                                    |  |  |  |
| 15-9  | Reserved         | 7Fh   | Reserved. Write the default value to all bits when modifying this register. |  |  |  |
| 8     | RMII_SEL         |       | EMAC MII/RMII mode select.                                                  |  |  |  |
|       |                  | 0     | MII mode                                                                    |  |  |  |
|       |                  | 1     | RMII mode                                                                   |  |  |  |
| 7     | Reserved         | 0     | Reserved. Write the default value when modifying this register.             |  |  |  |
| 6     | UPP_TX_CLKSRC    |       | Clock source for uPP 2x transmit clock.                                     |  |  |  |
|       |                  | 0     | Clock driven by ASYNC3.                                                     |  |  |  |
|       |                  | 1     | Clock driven by external signal, 2xTXCLK.                                   |  |  |  |
| 5     | PLL1_MASTER_LOCK |       | PLLC1 MMRs lock.                                                            |  |  |  |
|       |                  | 0     | PLLC1 MMRs are freely accessible.                                           |  |  |  |
|       |                  | 1     | All PLLC1 MMRs are locked.                                                  |  |  |  |
| 4     | ASYNC3_CLKSRC    |       | Clock source for ASYNC3.                                                    |  |  |  |
|       |                  | 0     | Clock driven by PLL0_SYSCLK2.                                               |  |  |  |
|       |                  | 1     | Clock driven by PLL1_SYSCLK2.                                               |  |  |  |
| 3     | PRUEVTSEL        |       | PRU event input select.                                                     |  |  |  |
|       |                  | 0     | Normal mode                                                                 |  |  |  |
|       |                  | 1     | Alternate mode                                                              |  |  |  |



#### Table 11-48. Chip Configuration 3 Register (CFGCHIP3) Field Descriptions (continued)

| Bit | Field      | Value | Description                                                     |
|-----|------------|-------|-----------------------------------------------------------------|
| 2   | DIV45PENA  |       | Controls the fixed DIV4.5 divider in the PLL controller.        |
|     |            | 0     | Divide by 4.5 is disabled.                                      |
|     |            | 1     | Divide by 4.5 is enabled.                                       |
| 1   | EMA_CLKSRC |       | Clock source for EMIFA clock domain.                            |
|     |            | 0     | Clock driven by PLL0_SYSCLK3                                    |
|     |            | 1     | Clock driven by DIV4.5 PLL output                               |
| 0   | Reserved   | 0     | Reserved. Write the default value when modifying this register. |

## 11.5.18 Chip Configuration 4 Register (CFGCHIP4)

The chip configuration 4 register (CFGCHIP4) is used for clearing the AMUNTEIN signal for McASP0. Writing a 1 causes a single pulse that clears the latched GPIO interrupt for AMUTEIN of McASP0, if it was previously set; reads always return a value of 0. The CFGCHIP4 is shown in Figure 11-45 and described in Table 11-49.

Figure 11-45. Chip Configuration 4 Register (CFGCHIP4)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 11-49. Chip Configuration 4 Register (CFGCHIP4) Field Descriptions

| Bit   | Field     | Value | Description                                                                 |  |
|-------|-----------|-------|-----------------------------------------------------------------------------|--|
| 31-16 | Reserved  | 0     | Reserved                                                                    |  |
| 15-8  | Reserved  | FFh   | Reserved. Write the default value to all bits when modifying this register. |  |
| 7-1   | Reserved  | 0     | Reserved. Write the default value to all bits when modifying this register. |  |
| 0     | AMUTECLR0 |       | Clears the latched GPIO interrupt for AMUTEIN of McASP0 when set to 1.      |  |
|       |           | 0     | No effect                                                                   |  |
|       |           | 1     | Clears interrupt                                                            |  |



## 11.5.19 VTP I/O Control Register (VTPIO\_CTL)

The VTP I/O control register (VTPIO\_CTL) is used to control the calibration of the DDR2/mDDR memory controller I/Os with respect to voltage, temperature, and process (VTP). The voltage, temperature, and process information is used to control the IO's output impedance. The VTPIO\_CTL is shown in Figure 11-46 and described in Table 11-50.

Figure 11-46. VTP I/O Control Register (VTPIO\_CTL)

| 31    |         |          |          |          |          |          | 24      |
|-------|---------|----------|----------|----------|----------|----------|---------|
|       |         |          | Rese     | erved    |          |          |         |
|       |         |          | R        | -0       |          |          |         |
| 23    |         |          |          | 19       | 18       | 17       | 16      |
|       |         | Reserved |          |          | VREFEN   | VREF     | FTAP    |
|       |         | R-0      |          |          | R/W-0    | R/V      | V-0     |
| 15    | 14      | 13       | 12       | 11       | 10       | 9        | 8       |
| READY | IOPWRDN | CLKRZ    | FORCEDNP | FORCEDNN | FORCEUPP | FORCEUPN | PWRSAVE |
| R-0   | R/W-0   | R/W-0    | R/W-0    | R/W-0    | R/W-0    | R/W-0    | R/W-0   |
| 7     | 6       | 5        | 4        | 3        | 2        | 1        | 0       |
| LOCK  | POWERDN | D0       | D1       | D2       | F0       | F1       | F2      |
| R/W-0 | R/W-1   | R/W-1    | R/W-1    | R/W-0    | R/W-1    | R/W-1    | R/W-1   |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 11-50. VTP I/O Control Register (VTPIO\_CTL) Field Descriptions

| Bit   | Field    | Value | Description                                                                                |
|-------|----------|-------|--------------------------------------------------------------------------------------------|
| 31-19 | Reserved | 0     | Reserved                                                                                   |
| 18    | VREFEN   |       | Internal DDR I/O Vref enable.                                                              |
|       |          | 0     | Connected to pad, external reference.                                                      |
|       |          | 1     | Connected to internal reference.                                                           |
| 17-16 | VREFTAP  |       | Selection for internal reference voltage level.                                            |
|       |          | 0     | Vref = 50.0% of VDDS                                                                       |
|       |          | 1h    | Vref = 47.5% of VDDS                                                                       |
|       |          | 2h    | Vref = 52.5% of VDDS                                                                       |
|       |          | 3h    | Reserved                                                                                   |
| 15    | READY    |       | VTP Ready status.                                                                          |
|       |          | 0     | VTP is not ready.                                                                          |
|       |          | 1     | VTP is ready.                                                                              |
| 14    | IOPWRDN  |       | Power down enable for DDR input buffer.                                                    |
|       |          | 0     | Disable power down control by the PWRDNEN bit in the DDR PHY control register 1 (DRPYC1R). |
|       |          | 1     | Enable power down control by the PWRDNEN bit in the DDR PHY control register 1 (DRPYC1R).  |
| 13    | CLKRZ    | 0     | VTP clear. Write 0 to clear VTP flops.                                                     |
| 12    | FORCEDNP | 0     | Force decrease PFET drive.                                                                 |
| 11    | FORCEDNN | 0     | Force decrease NFET drive.                                                                 |
| 10    | FORCEUPP | 0     | Force increase PFET drive.                                                                 |
| 9     | FORCEUPN | 0     | Force increase PFET drive.                                                                 |
| 8     | PWRSAVE  |       | VTP power save mode.                                                                       |
|       |          | 0     | Disable power save mode.                                                                   |
|       |          | 1     | Enable power save mode.                                                                    |
| 7     | LOCK     |       | VTP impedance lock.                                                                        |
|       |          | 0     | Unlock impedance.                                                                          |
|       |          | 1     | Lock impedance.                                                                            |



# Table 11-50. VTP I/O Control Register (VTPIO\_CTL) Field Descriptions (continued)

| Bit | Field   | Value | Description                 |
|-----|---------|-------|-----------------------------|
| 6   | POWERDN |       | VTP power down.             |
|     |         | 0     | Disable power down.         |
|     |         | 1     | Enable power down.          |
| 5   | D0      | 1     | Drive strength control bit. |
| 4   | D1      | 1     | Drive strength control bit. |
| 3   | D2      | 0     | Drive strength control bit. |
| 2   | F0      | 1     | Digital filter control bit. |
| 1   | F1      | 1     | Digital filter control bit. |
| 0   | F2      | 1     | Digital filter control bit. |



## 11.5.20 DDR Slew Register (DDR\_SLEW)

The DDR slew register (DDR\_SLEW) reflects the DDR I/O timing as programmed in the device eFuse. The CMOSEN field configures the DDR I/O cells into an LVCMOS buffer (this makes it mDDR compatible). The DDR\_SLEW is shown in Figure 11-47 and described in Table 11-51.

Figure 11-47. DDR Slew Register (DDR\_SLEW)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 11-51. DDR Slew Register (DDR\_SLEW) Field Descriptions

| Bit   | Field        | Value | Description                                                                                                             |  |  |
|-------|--------------|-------|-------------------------------------------------------------------------------------------------------------------------|--|--|
| 31-12 | Reserved     | 0     | Reserved                                                                                                                |  |  |
| 11-10 | ODT_TERMON   |       | Controls Thevenin termination mode while I/O is in read or write mode. Termination is not supported on this device.     |  |  |
|       |              | 0     | No termination                                                                                                          |  |  |
|       |              | 1h-3h | Reserved                                                                                                                |  |  |
| 9-8   | ODT_TERMOFF  |       | Controls Thevenin termination mode while I/O is not in read or write mode. Termination is not supported on this device. |  |  |
|       |              | 0     | No termination                                                                                                          |  |  |
|       |              | 1h-3h | Reserved                                                                                                                |  |  |
| 7-6   | Reserved     | 0     | Reserved                                                                                                                |  |  |
| 5     | DDR_PDENA    |       | Enables pull downs for mDDR mode (should be disabled for DDR2).                                                         |  |  |
|       |              | 0     | Pull downs are disabled.                                                                                                |  |  |
|       |              | 1     | Pull downs are enabled.                                                                                                 |  |  |
| 4     | CMOSEN       |       | Selects mDDR LVCMOS RX / SSTL18 differential RX.                                                                        |  |  |
|       |              | 0     | SSTL Receiver                                                                                                           |  |  |
|       |              | 1     | LVCMOS Receiver                                                                                                         |  |  |
| 3-2   | DDR_DATASLEW |       | Slew rate mode control status for data macro. Slew rate control is not supported on this device.                        |  |  |
|       |              | 0     | Slew rate control is off.                                                                                               |  |  |
|       |              | 1h-3h | Reserved                                                                                                                |  |  |
| 1-0   | DDR_CMDSLEW  |       | Slew rate mode control status for command macro. Slew rate control is not supported on this device.                     |  |  |
|       |              | 0     | Slew rate control is off.                                                                                               |  |  |
|       |              | 1h-3h | Reserved                                                                                                                |  |  |



## 11.5.21 Deep Sleep Register (DEEPSLEEP)

The deep sleep register (DEEPSLEEP) control the Deep Sleep logic. See the device-specific data manual and Chapter 13 for details on boot and configuration settings. The DEEPSLEEP is shown in Figure 11-48 and described in Table 11-52.

## Figure 11-48. Deep Sleep Register (DEEPSLEEP)

| 31          | 30            | 29 |          | 16 |  |  |  |  |  |
|-------------|---------------|----|----------|----|--|--|--|--|--|
| SLEEPENABLE | SLEEPCOMPLETE |    | Reserved |    |  |  |  |  |  |
| R/W-0       | R-0           |    | R-0      |    |  |  |  |  |  |
| 15          |               |    |          | 0  |  |  |  |  |  |
|             | SLEEPCOUNT    |    |          |    |  |  |  |  |  |
| ·           | R/W-FFFfh     |    |          |    |  |  |  |  |  |

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 11-52. Deep Sleep Register (DEEPSLEEP) Field Descriptions

| Bit   | Field         | Value   | Description                                                                                                                                                                                                                  |
|-------|---------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | SLEEPENABLE   |         | <b>Deep sleep enable.</b> The software must clear this bit to 0 when the device is awakened from deep sleep.                                                                                                                 |
|       |               | 0       | Device is in normal operating mode; DEEPSLEEP pin has no effect.                                                                                                                                                             |
|       |               | 1       | Deep sleep mode is enabled; setting DEEPSLEEP pin low initiates oscillator shut down.                                                                                                                                        |
| 30    | SLEEPCOMPLETE |         | <b>Deep sleep complete.</b> Once the deep sleep process starts, the software must poll the SLEEPCOMPLETE bit; when the SLEEPCOMPLETE bit is read as 1, the software should clear the SLEEPENABLE bit and continue operation. |
|       |               | 0       | SLEEPCOUNT delay is not complete.                                                                                                                                                                                            |
|       |               | 1       | SLEEPCOUNT delay is complete.                                                                                                                                                                                                |
| 29-16 | Reserved      | 0       | Reserved                                                                                                                                                                                                                     |
| 15-0  | SLEEPCOUNT    | 0-FFFFh | <b>Deep sleep counter.</b> Number of cycles to count prior to the oscillator being stable. All 16 bits are tied directly to the counter in the Deep Sleep logic.                                                             |



## 11.5.22 Pullup/Pulldown Enable Register (PUPD ENA)

The pullup/pulldown enable register (PUPD ENA) enables the pull-up or pull-down functionality for the pin group *n* defined in your device-specific data manual. The PUPD\_ENA is shown in Figure 11-49 and described in Table 11-53.

#### Figure 11-49. Pullup/Pulldown Enable Register (PUPD\_ENA)

31 0 PUPDENA[n] R/W-FFFF FFFFh

LEGEND: R/W = Read/Write; -n = value after reset

## Table 11-53. Pullup/Pulldown Enable Register (PUPD\_ENA) Field Descriptions

| Bit  | Field         | Value | Description                                                                                                                                                                                                                                                                                                                                 |
|------|---------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | -0 PUPDENA[n] |       | <b>Enables internal pull-up or pull-down functionality for pin group CP[n].</b> See your device-specific data manual for pin group information. The internal pull-up or pull-down functionality selection for bit position <i>n</i> in PUPD_ENA is set in the same bit position <i>n</i> of the pullup/pulldown select register (PUPD_SEL). |
|      |               | 0     | Internal pull-up or pull-down functionality for pin group $n$ is disabled.                                                                                                                                                                                                                                                                  |
|      |               | 1     | Internal pull-up or pull-down functionality for pin group $n$ is enabled.                                                                                                                                                                                                                                                                   |

#### 11.5.23 Pullup/Pulldown Select Register (PUPD SEL)

The pullup/pulldown select register (PUPD\_SEL) selects between the pull-up or pull-down functionality for the pin group n defined in your device-specific data manual. The PUPD\_SEL is shown in Figure 11-50 and described in Table 11-54 and Table 11-55.

NOTE: The PUPD\_SEL settings are not active until the device is out of reset. During reset, all of the CP[n] pins are weakly pulled down. If the application requires a pull-up during reset, an external pull-up should be used.

#### Figure 11-50. Pullup/Pulldown Select Register (PUPD\_SEL)

31 0 PUPDSEL[n] R/W-C3FF FFFFh

LEGEND: R/W = Read/Write; -n = value after reset

## Table 11-54. Pullup/Pulldown Select Register (PUPD\_SEL) Field Descriptions

| Bit  | Field      | Value | Description                                                                                                                                                                                                                                                                                                |
|------|------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | PUPDSEL[n] |       | Selects between the internal pull-up or pull-down functionality for pin group CP[n]. See your device-specific data manual for pin group information. The selection for bit position $n$ in PUPD_SEL is only valid when the same bit position $n$ is set in the pullup/pulldown enable register (PUPD_ENA). |
|      |            | 0     | Internal pull-down functionality for pin group $n$ is enabled.                                                                                                                                                                                                                                             |
|      |            | 1     | Internal pull-up functionality for pin group $n$ is enabled.                                                                                                                                                                                                                                               |



Table 11-55. Pullup/Pulldown Select Register (PUPD\_SEL) Default Values

| Bit | Field       | Default<br>Value | Description                                              |
|-----|-------------|------------------|----------------------------------------------------------|
| 31  | PUPDSEL[31] | 1                | Pin Group CP[31] is configured for pull-up by default.   |
| 30  | PUPDSEL[30] | 1                | Pin Group CP[30] is configured for pull-up by default.   |
| 29  | PUPDSEL[29] | 0                | Pin Group CP[29] is configured for pull-down by default. |
| 28  | PUPDSEL[28] | 0                | Pin Group CP[28] is configured for pull-down by default. |
| 27  | PUPDSEL[27] | 0                | Pin Group CP[27] is configured for pull-down by default. |
| 26  | PUPDSEL[26] | 0                | Pin Group CP[26] is configured for pull-down by default. |
| 25  | PUPDSEL[25] | 1                | Pin Group CP[25] is configured for pull-up by default.   |
| 24  | PUPDSEL[24] | 1                | Pin Group CP[24] is configured for pull-up by default.   |
| 23  | PUPDSEL[23] | 1                | Pin Group CP[23] is configured for pull-up by default.   |
| 22  | PUPDSEL[22] | 1                | Pin Group CP[22] is configured for pull-up by default.   |
| 21  | PUPDSEL[21] | 1                | Pin Group CP[21] is configured for pull-up by default.   |
| 20  | PUPDSEL[20] | 1                | Pin Group CP[20] is configured for pull-up by default.   |
| 19  | PUPDSEL[19] | 1                | Pin Group CP[19] is configured for pull-up by default.   |
| 18  | PUPDSEL[18] | 1                | Pin Group CP[18] is configured for pull-up by default.   |
| 17  | PUPDSEL[17] | 1                | Pin Group CP[17] is configured for pull-up by default.   |
| 16  | PUPDSEL[16] | 1                | Pin Group CP[16] is configured for pull-up by default.   |
| 15  | PUPDSEL[15] | 1                | Pin Group CP[15] is configured for pull-up by default.   |
| 14  | PUPDSEL[14] | 1                | Pin Group CP[14] is configured for pull-up by default.   |
| 13  | PUPDSEL[13] | 1                | Pin Group CP[13] is configured for pull-up by default.   |
| 12  | PUPDSEL[12] | 1                | Pin Group CP[12] is configured for pull-up by default.   |
| 11  | PUPDSEL[11] | 1                | Pin Group CP[11] is configured for pull-up by default.   |
| 10  | PUPDSEL[10] | 1                | Pin Group CP[10] is configured for pull-up by default.   |
| 9   | PUPDSEL[9]  | 1                | Pin Group CP[9] is configured for pull-up by default.    |
| 8   | PUPDSEL[8]  | 1                | Pin Group CP[8] is configured for pull-up by default.    |
| 7   | PUPDSEL[7]  | 1                | Pin Group CP[7] is configured for pull-up by default.    |
| 6   | PUPDSEL[6]  | 1                | Pin Group CP[6] is configured for pull-up by default.    |
| 5   | PUPDSEL[5]  | 1                | Pin Group CP[5] is configured for pull-up by default.    |
| 4   | PUPDSEL[4]  | 1                | Pin Group CP[4] is configured for pull-up by default.    |
| 3   | PUPDSEL[3]  | 1                | Pin Group CP[3] is configured for pull-up by default.    |
| 2   | PUPDSEL[2]  | 1                | Pin Group CP[2] is configured for pull-up by default.    |
| 1   | PUPDSEL[1]  | 1                | Pin Group CP[1] is configured for pull-up by default.    |
| 0   | PUPDSEL[0]  | 1                | Pin Group CP[0] is configured for pull-up by default.    |



## 11.5.24 RXACTIVE Control Register (RXACTIVE)

The RXACTIVE control register (RXACTIVE) enables or disables the LVCMOS receivers for the for the pin group *n* defined in your device-specific data manual. The RXACTIVE is shown in Figure 11-51 and described in Table 11-56.

#### Figure 11-51. RXACTIVE Control Register (RXACTIVE)



LEGEND: R/W = Read/Write; -n = value after reset

#### Table 11-56. RXACTIVE Control Register (RXACTIVE) Field Descriptions

| Bit  | Field       | Value | Description                                                                                                                                                                                                          |
|------|-------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | RXACTIVE[n] |       | <b>Enables the LVCMOS receivers on pin group </b> <i>n</i> <b>.</b> See your device-specific data manual for pin group information. Receivers should only be disabled if the associated pin group is not being used. |
|      |             | 0     | LVCMOS receivers for pin group <i>n</i> are disabled.                                                                                                                                                                |
|      |             | 1     | LVCMOS receivers for pin group <i>n</i> are enabled.                                                                                                                                                                 |

## 11.5.25 Power Down Control Register (PWRDN)

The power down control register (PWRDN) enables or disables the SATA clock receiver. The PWRDN is shown in Figure 11-52 and described in Table 11-57.

#### Figure 11-52. Power Down Control Register (PWRDN)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 11-57. Power Down Control Register (PWRDN) Field Descriptions

| Bit  | Field         | Value      | Description                                                                                                        |
|------|---------------|------------|--------------------------------------------------------------------------------------------------------------------|
| 31-1 | Reserved      | FFFF FFFEh | Reserved                                                                                                           |
| 0    | SATACLK_PWRDN |            | <b>Enables SATA clock receiver.</b> The SATA clock receiver should only be disabled if the SATA is not being used. |
|      |               | 0          | Power down feature disabled (SATA clock input circuitry is enabled).                                               |
|      |               | 1          | Power down feature enabled (SATA clock input circuitry is disabled).                                               |



# ARM Interrupt Controller (AINTC)

| Topic |                   | Page |
|-------|-------------------|------|
| 12.1  | Introduction      | 238  |
| 12.2  | Interrupt Mapping | 238  |
| 12.3  | AINTC Methodology | 241  |
| 12.4  | AINTC Registers   | 245  |



Introduction www.ti.com

#### 12.1 Introduction

The ARM interrupt controller (AINTC) is an interface between interrupts coming from different parts of the system (these are referred to as system interrupts in the document), and the ARM9 interrupt interface. ARM9 supports two types of interrupts: FIQ and IRQ. These are referred to as host interrupts in this document. The AINTC has the following features:

- Supports up to 101 system interrupts.
- Supports up to 32 interrupt channels.
- Channels 0 and 1 are mapped (hard-wired) to the FIQ ARM interrupt and channels 2-31 are mapped to IRQ ARM interrupt.
- Each system interrupt can be enabled and disabled.
- Each host interrupt can be enabled and disabled.
- Hardware prioritization of interrupts.
- Combining of interrupts from IPs to a single system interrupt.
- Supports two active low debug interrupts.

See the ARM926EJ Technical Reference Manual for information about the ARM's FIQ and IRQ interrupts.

#### 12.2 Interrupt Mapping

The AINTC supports up to 101 system interrupts from different peripherals to be mapped to 32 channels inside the AINTC (see Figure 12-1). Interrupts from these 32 channels are further mapped to either an ARM FIQ interrupt or an ARM IRQ interrupt.

- Any of the 101 system interrupts can be mapped to any of the 32 channels.
- Multiple interrupts can be mapped to a single channel.
- An interrupt should not be mapped to more than one channel.
- Interrupts from channels 0 and 1 are mapped to FIQ ARM interrupt on host side.
- Interrupts from channels 2 to 31 are mapped to IRQ ARM interrupt on host side.
- For I < k, interrupts on channel-I have higher priority than interrupts on channel-k.
- For interrupts on same channel, priority is determined by the hardware interrupt number. The lower the interrupt number, the higher the priority.

Table 12-1 shows the system interrupt assignments for the AINTC.





www.ti.com Interrupt Mapping

**Table 12-1. AINTC System Interrupt Assignments** 

| Event | Interrupt Name     | Source                                                                     |
|-------|--------------------|----------------------------------------------------------------------------|
| 0     | COMMTX             | ARM                                                                        |
| 1     | COMMRX             | ARM                                                                        |
| 2     | NINT               | ARM                                                                        |
| 3     | PRU_EVTOUT0        | PRUSS Interrupt                                                            |
| 4     | PRU_EVTOUT1        | PRUSS Interrupt                                                            |
| 5     | PRU_EVTOUT2        | PRUSS Interrupt                                                            |
| 6     | PRU_EVTOUT3        | PRUSS Interrupt                                                            |
| 7     | PRU_EVTOUT4        | PRUSS Interrupt                                                            |
| 8     | PRU_EVTOUT5        | PRUSS Interrupt                                                            |
| 9     | PRU_EVTOUT6        | PRUSS Interrupt                                                            |
| 10    | PRU_EVTOUT7        | PRUSS Interrupt                                                            |
| 11    | EDMA3_0_CC0_INT0   | EDMA3_0 Channel Controller 0 Shadow Region 0 Transfer Completion Interrupt |
| 12    | EDMA3_0_CC0_ERRINT | EDMA3_0 Channel Controller 0 Error Interrupt                               |
| 13    | EDMA3_0_TC0_ERRINT | EDMA3_0 Transfer Controller 0 Error Interrupt                              |
| 14    | EMIFA_INT          | EMIFA Interrupt                                                            |
| 15    | IIC0_INT           | I2C0 interrupt                                                             |
| 16    | MMCSD0_INT0        | MMCSD0 MMC/SD Interrupt                                                    |
| 17    | MMCSD0_INT1        | MMCSD0 SDIO Interrupt                                                      |
| 18    | PSC0_ALLINT        | PSC0 Interrupt                                                             |
| 19    | RTC_IRQS[1:0]      | RTC Interrupt                                                              |
| 20    | SPI0_INT           | SPI0 Interrupt                                                             |
| 21    | T64P0_TINT12       | Timer64P0 Interrupt (TINT12)                                               |
| 22    | T64P0_TINT34       | Timer64P0 Interrupt (TINT34)                                               |
| 23    | T64P1_TINT12       | Timer64P1 Interrupt (TINT12)                                               |
| 24    | T64P1_TINT34       | Timer64P1 Interrupt (TINT34)                                               |
| 25    | UART0_INT          | UART0 Interrupt                                                            |
| 26    | _                  | Reserved                                                                   |
| 27    | PROTERR            | SYSCFG Protection Shared Interrupt                                         |
| 28    | SYSCFG_CHIPINT0    | SYSCFG CHIPSIG Register                                                    |
| 29    | SYSCFG_CHIPINT1    | SYSCFG CHIPSIG Register                                                    |
| 30    | SYSCFG_CHIPINT2    | SYSCFG CHIPSIG Register                                                    |
| 31    | SYSCFG_CHIPINT3    | SYSCFG CHIPSIG Register                                                    |
| 32    | EDMA3_0_TC1_ERRINT | EDMA3_0 Transfer Controller 1 Error Interrupt                              |
| 33    | EMAC_CORXTHRESH    | EMAC - Core 0 Receive Threshold Interrupt                                  |
| 34    | EMAC_CORX          | EMAC - Core 0 Receive Interrupt                                            |
| 35    | EMAC_C0TX          | EMAC - Core 0 Transmit Interrupt                                           |
| 36    | EMAC_COMISC        | EMAC - Core 0 Miscellaneous Interrupt                                      |
| 37    | EMAC_C1RXTHRESH    | EMAC - Core 1 Receive Threshold Interrupt                                  |
| 38    | EMAC_C1RX          | EMAC - Core 1 Receive Interrupt                                            |
| 39    | EMAC_C1TX          | EMAC - Core 1 Transmit Interrupt                                           |
| 40    | EMAC_C1MISC        | EMAC - Core 1 Miscellaneous Interrupt                                      |
| 41    | DDR2_MEMERR        | DDR2 Controller Interrupt                                                  |
| 42    | GPIO_B0INT         | GPIO Bank 0 Interrupt                                                      |
| 43    | GPIO_B1INT         | GPIO Bank 1 Interrupt                                                      |
| 44    | GPIO_B2INT         | GPIO Bank 2 Interrupt                                                      |
| 45    | GPIO_B3INT         | GPIO Bank 3 Interrupt                                                      |
| 46    | GPIO_B4INT         | GPIO Bank 4 Interrupt                                                      |



Interrupt Mapping www.ti.com

Table 12-1. AINTC System Interrupt Assignments (continued)

| Event | Interrupt Name   | Source                                                                     |
|-------|------------------|----------------------------------------------------------------------------|
| 47    | GPIO_B5INT       | GPIO Bank 5 Interrupt                                                      |
| 48    | GPIO_B6INT       | GPIO Bank 6 Interrupt                                                      |
| 49    | GPIO_B7INT       | GPIO Bank 7 Interrupt                                                      |
| 50    | GPIO_B8INT       | GPIO Bank 8 Interrupt                                                      |
| 51    | IIC1_INT         | I2C1 Interrupt                                                             |
| 52    | LCDC_INT         | LCD Controller Interrupt                                                   |
| 53    | UART_INT1        | UART1 Interrupt                                                            |
| 54    | MCASP_INT        | McASP0 Combined RX/TX Interrupt                                            |
| 55    | PSC1_ALLINT      | PSC1 Interrupt                                                             |
| 56    | SPI1_INT         | SPI1 Interrupt                                                             |
| 57    | UHPI_ARMINT      | HPI ARM Interrupt                                                          |
| 58    | USB0_INT         | USB0 (USB2.0) Interrupt                                                    |
| 59    | USB1_HCINT       | USB1 (USB1.1) OHCI Host Controller Interrupt                               |
| 60    | USB1_R/WAKEUP    | USB1 (USB1.1) Remote Wakeup Interrupt                                      |
| 61    | UART2_INT        | UART2 Interrupt                                                            |
| 62    | _                | Reserved                                                                   |
| 63    | EHRPWM0          | HiResTimer / PWM0 Interrupt                                                |
| 64    | EHRPWM0TZ        | HiResTimer / PWM0 Trip Zone Interrupt                                      |
| 65    | EHRPWM1          | HiResTimer / PWM1 Interrupt                                                |
| 66    | EHRPWM1TZ        | HiResTimer / PWM1 Trip Zone Interrupt                                      |
| 67    | SATA_INT         | SATA Controller Interrupt                                                  |
| 68    | T64P2_ALL        | Timer64P2 Combined Interrupt (TINT12 and TINT34)                           |
| 69    | ECAP0            | eCAP0 Interrupt                                                            |
| 70    | ECAP1            | eCAP1 Interrupt                                                            |
| 71    | ECAP2            | eCAP2 Interrupt                                                            |
| 72    | MMCSD1_INT0      | MMCSD1 MMC/SD Interrupt                                                    |
| 73    | MMCSD1_INT1      | MMCSD1 SDIO Interrupt                                                      |
| 74    | T64P0_CMPINT0    | Timer64P0 - Compare Interrupt 0                                            |
| 75    | T64P0_CMPINT1    | Timer64P0 - Compare Interrupt 1                                            |
| 76    | T64P0_CMPINT2    | Timer64P0 - Compare Interrupt 2                                            |
| 77    | T64P0_CMPINT3    | Timer64P0 - Compare Interrupt 3                                            |
| 78    | T64P0_CMPINT4    | Timer64P0 - Compare Interrupt 4                                            |
| 79    | T64P0_CMPINT5    | Timer64P0 - Compare Interrupt 5                                            |
| 80    | T64P0_CMPINT6    | Timer64P0 - Compare Interrupt 6                                            |
| 81    | T64P0_CMPINT7    | Timer64P0 - Compare Interrupt 7                                            |
| 82    | T64P1_CMPINT0    | Timer64P1 - Compare Interrupt 0                                            |
| 83    | T64P1_CMPINT1    | Timer64P1 - Compare Interrupt 1                                            |
| 84    | T64P1_CMPINT2    | Timer64P1 - Compare Interrupt 2                                            |
| 85    | T64P1_CMPINT3    | Timer64P1 - Compare Interrupt 3                                            |
| 86    | T64P1_CMPINT4    | Timer64P1 - Compare Interrupt 4                                            |
| 87    | T64P1_CMPINT5    | Timer64P1 - Compare Interrupt 5                                            |
| 88    | T64P1_CMPINT6    | Timer64P1 - Compare Interrupt 6                                            |
| 89    | T64P1_CMPINT7    | Timer64P1 - Compare Interrupt 7                                            |
| 90    | ARMCLKSTOPREQ    | PSC0 Interrupt                                                             |
| 91    | uPP_ALLINT       | uPP Combined Interrupt                                                     |
| 92    | VPIF_ALLINT      | VPIF Combined Interrupt                                                    |
| 93    | EDMA3_1_CC0_INT0 | EDMA3_1 Channel Controller 0 Shadow Region 0 Transfer Completion Interrupt |



www.ti.com AINTC Methodology

| · · · · · · · · · · · · · · · · · · · |                    |                                                  |  |  |  |
|---------------------------------------|--------------------|--------------------------------------------------|--|--|--|
| Event                                 | Interrupt Name     | Source                                           |  |  |  |
| 94                                    | EDMA3_1_CC0_ERRINT | EDMA3_1 Channel Controller 0 Error Interrupt     |  |  |  |
| 95                                    | EDMA3_1_TC0_ERRINT | EDMA3_1 Transfer Controller 0 Error Interrupt    |  |  |  |
| 96                                    | T64P3_ALL          | Timer64P3 Combined Interrupt (TINT12 and TINT34) |  |  |  |
| 97                                    | MCBSP0_RINT        | McBSP0 Receive Interrupt                         |  |  |  |
| 98                                    | MCBSP0_XINT        | McBSP0 Transmit Interrupt                        |  |  |  |
| 99                                    | MCBSP1_RINT        | McBSP1 Receive Interrupt                         |  |  |  |
| 100                                   | MCBSP1_XINT        | McBSP1 Transmit Interrupt                        |  |  |  |

Table 12-1. AINTC System Interrupt Assignments (continued)

## 12.3 AINTC Methodology

The AINTC module controls the system interrupt mapping to the host interrupt interface. System interrupts are generated by the device peripherals. The AINTC receives the system interrupts and maps them to internal channels. The channels are used to combine and prioritize system interrupts. These channels are then mapped onto the host interface that is typically a smaller number of host interrupts or a vector input. Interrupts from system side are active high in polarity. Also, they are pulse type of interrupts.

The AINTC encompasses many functions to process the system interrupts and prepare them for the host interface. These functions are: processing, enabling, status, channel mapping, host interrupt mapping, prioritization, vectorization, debug, and host interfacing. Figure 12-2 illustrates the flow of system interrupts through the functions to the host. The following subsections describe each part of the flow.

Status Enabling Processing System Interrupts

Prioritization Host Interfacing Host Interrupts

Host Interfacing Host Interfacing Host Interrupts

Figure 12-2. Flow of System Interrupts to Host

#### 12.3.1 Interrupt Processing

The interrupt processing block does the following tasks:

- Synchronization of slower and asynchronous interrupts
- Conversion of polarity to active high
- Conversion of interrupt type to pulse interrupts

After the processing block, all interrupts will be active-high pulses.



AINTC Methodology www.ti.com

#### 12.3.2 Interrupt Enabling

The AINTC interrupt enable system allows individual interrupts to be enabled or disabled. Use the following sequence to enable interrupts:

- 1. Enable global host interrupts. All host interrupts are enabled by setting the ENABLE bit in the global enable register (GER). Individual host interrupts are enabled or disabled from their individual enables and are not overridden by the global enable.
- 2. Enable host interrupt lines. Host interrupt lines (FIQ and IRQ) can be enabled through one of two methods:
  - (a) Set the desired mapped bit(s) in the host interrupt enable register (HIER), or
  - (b) Write the host interrupt index (0-1) to the host interrupt enable indexed set register (HIEISR) for every interrupt line to enable.
- 3. Enable system interrupts. System interrupts can be individually enabled through one of two methods:
  - (a) Set the desired mapped bit(s) in the system interrupt enable set registers (ESR1-ESR3), or
  - (b) Write the system interrupt index (0-90) to the system interrupt enable indexed set register (EISR) for every system interrupt to enable.

## 12.3.3 Interrupt Status Checking

The next stage is to capture which system interrupts are pending. There are two kinds of pending status: raw status and enabled status. Raw status is the pending status of the system interrupt without regards to the enable bit for the system interrupt. Enabled status is the pending status of the system interrupts with the enable bits active. When the enable bit is inactive, the enabled status will always be inactive.

The enabled status of system interrupts is captured in system interrupt status enabled/clear registers (SECR1-SECR3). Status of system interrupt 'N' is indicated by the Nth bit of SECR1-SECR3. Since there exists 91 system interrupts, three 32-bit registers are used to capture the enabled status of interrupts.

The pending status reflects whether the system interrupt occurred since the last time the status register bit was cleared. Each bit in the status register is individually clearable.

#### 12.3.4 Interrupt Channel Mapping

The AINTC has 32 internal channels to which enabled system interrupts can be mapped. Higher priority interrupts should be mapped to channels 0 and 1. Other interrupts can be mapped to any of the channels from 2 to 31. Channel 0 has highest priority and channel 31 has the lowest priority. Channels 0 and 1 are connected to FIQ ARM interrupt. Channels 2 to 31 are connected to IRQ ARM interrupt. Channels are used to group the system interrupts into a smaller number of priorities that can be given to a host interface with a very small number of interrupt inputs. When multiple system interrupts are mapped to the same channel their interrupts are ORed together so that when either is active the output is active.

The channel map registers (CMR*m*) define the channel for each system interrupt. There is one register per 4 system interrupts; therefore, there are 23 channel map registers for a system of 91 interrupts. Channel for each system interrupt can be set using these registers.

#### 12.3.5 Host Interrupt Mapping Interrupts

The Host is ARM9, which has two lines: FIQ and IRQ. The 32 channels from the AINTC are mapped to these two lines. The AINTC has a fixed host interrupt mapping scheme. Channels 0 and 1 are mapped to FIQ and channels 2-31 are mapped to IRQ. Thus, system interrupts mapped to channels 0 and 1 are propagated as FIQ to the host and system interrupts mapped to channels 2-31 are propagated as IRQ to the host. When multiple channels are mapped to the same host interrupt, then prioritization is done to select which interrupt is in the highest-priority channel and which should be sent first to the host.



www.ti.com AINTC Methodology

#### 12.3.6 Interrupt Prioritization

The next stage of the AINTC is prioritization. Since multiple interrupts feed into a single channel and multiple channels feed into a single host interrupt, it is necessary to prioritize between all the system interrupts/channels to decide on a single system interrupt to handle. The AINTC provides hardware to perform this prioritization with a given scheme so that software does not have to do this. There are two levels of prioritizations:

- 1. The first level of prioritization is between the active channels for a host interrupt. Channel 0 has the highest priority and channel 31 has the lowest. So the first level of prioritization picks the lowest numbered active channel.
- 2. The second level of prioritization is between the active system interrupts for the prioritized channel. The system interrupt in vector position 0 has the highest priority and system interrupt 90 has the lowest priority. So the second level of prioritization picks the lowest vector position active system interrupt.

The prioritized system interrupt for each host interrupt line (FIQ and IRQ) can be obtained from the host interrupt prioritized index registers (HIPIR1 and HIPIR2). The host interrupt prioritized index register values update dynamically as interrupts arrive at AINTC so care should be taken to avoid register race conditions.

The AINTC features a prioritization hold mode that is intended to prevent race conditions while servicing interrupts. This mode is enabled by setting the priority hold mode (PRHOLDMODE) bit in the control register (CR). When enabled, a read of either the host interrupt prioritized index register (HIPIR*n*) or the host interrupt prioritized vector register (HIPVR*n*) will freeze both the HIPIR*n* and HIPVR*n* values for the respective host interrupt *n*. The values are frozen until one of the following actions is taken to release the registers:

- 1. Write to the host interrupt prioritized index register (HIPIR*n*)
- 2. Write to the host interrupt prioritized vector register (HIPVRn)
- 3. Write-set bit *n* of the host interrupt enable register (HIER)
- 4. Write-set the active interrupt index to the host interrupt enable index set register (HIEISR)
- 5. Write-clear the active interrupt index to the host interrupt enable index clear register (HIEICR)

#### 12.3.7 Interrupt Nesting

If interrupt service routines (ISRs) consume a large number of CPU cycles and may delay the servicing of other interrupts, the AINTC can perform a nesting function in its prioritization. Nesting is a method of disabling certain interrupts (usually lower-priority interrupts) when an interrupt is taken so that only those desired interrupts can trigger to the host while it is servicing the current interrupt. The typical usage is to nest on the current interrupt and disable all interrupts of the same or lower priority (or channel). Then the host will only be interrupted from a higher priority interrupt.

Nesting is available in 1 of 3 methods selectable by the NESTMODE bit in the control register (CR):

- 1. Nesting for all host interrupts, based on channel priority: When an interrupt is taken, the nesting level is set to its channel priority. From then, that channel priority and all lower priority channels will be disabled from generating host interrupts and only higher priority channels are allowed. When the interrupt is completely serviced, the nesting level is returned to its original value. When there is no interrupt being serviced, there are no channels disabled due to nesting. The global nesting level register (GNLR) allows the checking and setting of the global nesting level across all host interrupts. The nesting level is the channel (and all of lower priority channels) that are nested out because of a current interrupt.
- 2. Nesting for individual host interrupts, based on channel priority: Always nest based on channel priority for each host interrupt individually. When an interrupt is taken on a host interrupt, then, the nesting level is set to its channel priority for just that host interrupt, and other host interrupts do not have their nesting affected. Then for that host interrupt, equal or lower priority channels will not interrupt the host but may on other host interrupts if programmed. When the interrupt is completely serviced the nesting level for the host interrupt is returned to its original value. The host interrupt nesting level registers (HINLR1 and HINLR2) display and control the nesting level for each host interrupt. The nesting level controls which channel and lower priority channels are nested. There is one register per host interrupt.



AINTC Methodology www.ti.com

3. Software manually performs the nesting of interrupts. When an interrupt is taken, the software will disable all the host interrupts, manually update the enables for any or all the system interrupts, and then re-enable all the host interrupts. This now allows only the system interrupts that are still enabled to trigger to the host. When the interrupt is completely serviced the software must reverse the changes to re-enable the nested out system interrupts. This method requires the most software interaction but gives the most flexibility if simple channel based nesting mechanisms are not adequate.

The recommended approach is the automatic host interrupt nesting method (second method). Because higher priority interrupts can preempt lower priority interrupts in this method, a software stack is used to keep track of nest priorities. The base stack value should be initialized to the default nest priority of the application. Take the following steps within the ARM hardware interrupt service routine to handle interrupts using host interrupt priority nesting:

- 1. Disable the ARM hardware interrupt.
- 2. Clear the OVERRIDE bit in the host interrupt nesting level register *n* (HINLR*n*) to expose the priority level of the active interrupt.
- 3. Push the active (or desired) interrupt priority value into the nest priority stack.
- 4. Write the active (or desired) priority level into HINLRn by setting the OVERRIDE bit.
- 5. Calculate and store the ISR address for the active interrupt. Unfreeze the host interrupt prioritized index register *n* (HIPIR*n*) and the host interrupt prioritized vector register *n* (HIPVR*n*), if the PRHOLDMODE bit in the control register (CR) is set.
- 6. Clear the system interrupt status by setting the appropriate bit in the system interrupt status enabled/clear register *n* (SECR*n*) or by writing the appropriate index to the system interrupt status indexed clear register (SICR).
- 7. Acknowledge and enable the ARM hardware interrupt.
- 8. Execute the ISR at the address stored from step 5. During this step, interrupts enabled by the new nest priority level will be able to preempt the ISR.
- 9. Disable the ARM hardware interrupt.
- 10. Discard the most recent priority level in the nest priority stack and restore the previous priority level to HINLR *n* by setting the OVERRIDE bit.
- 11. Enable the ARM hardware interrupt.

#### 12.3.8 Interrupt Vectorization

The next stage of the AINTC is vectorization. Vectorization is an advanced feature that allows the host to receive an interrupt service routine (ISR) address in addition to just the interrupt status. Without vectorization the host would receive the interrupt and enter a general ISR that gets the prioritized system interrupt to service from the AINTC, looks up the specific ISR address for that system interrupt, and then jumps to that address. With vectorization the host can read a register that has the ISR address already calculated and jump to that address immediately.

Vectorization uses a base and universal size where all the ISR code is placed in a contiguous memory region with each ISR code a standard size. For this calculation, the vector base register (VBR) is programmed by software to hold the base address of all the ISR code and the vector size register (VSR) is programmed for the size in words between ISR code for each system interrupt. The index number of each system interrupt is used to calculate the final offset. The specific system interrupt ISR address is then calculated as:

 $ISR \ address = base + (index \times size)$ 

There is also a special case when there is no interrupt pending and then the ISR address is the ISR Null address. This is in case the vector address is executed when there is no pending interrupt so that a Null handler can be in place to just return from the interrupt. The vector null address register (VNR) holds the address of the ISR null address. When there is a pending interrupt then the ISR address is calculated as exact base + offset for that interrupt number.



www.ti.com AINTC Registers

#### 12.3.9 Interrupt Status Clearing

After servicing the interrupt (after execution of the ISR), interrupt status is to be cleared. If a system interrupt status is not cleared, then another host interrupt may not be triggered or another host interrupt may be triggered incorrectly. For clearing the status of an interrupt, whose interrupt number is N, write a 1 to the Nth bit position in the system interrupt status enabled/clear registers (SECR1-SECR3). System interrupt N can also be cleared by writing the value N into the system interrupt status indexed clear register (SICR).

## 12.3.10 Interrupt Disabling

At any time, if any interrupt is not to be propagated to the host, then that interrupt should be disabled. For disabling an interrupt whose interrupt number is N, write a 1 to the Nth bit in the system interrupt enable clear registers (ECR1-ECR3). System interrupt N can also be disabled by writing the value N in the system interrupt enable indexed clear register (EICR).

#### 12.4 AINTC Registers

Table 12-2 lists the memory-mapped registers for the AINTC.

Table 12-2. ARM Interrupt Controller (AINTC) Registers

| Address    | Acronym | Register Description                             | Section         |
|------------|---------|--------------------------------------------------|-----------------|
| FFFE E000h | REVID   | Revision Identification Register                 | Section 12.4.1  |
| FFFE E004h | CR      | Control Register                                 | Section 12.4.2  |
| FFFE E010h | GER     | Global Enable Register                           | Section 12.4.3  |
| FFFE E01Ch | GNLR    | Global Nesting Level Register                    | Section 12.4.4  |
| FFFE E020h | SISR    | System Interrupt Status Indexed Set Register     | Section 12.4.5  |
| FFFE E024h | SICR    | System Interrupt Status Indexed Clear Register   | Section 12.4.6  |
| FFFE E028h | EISR    | System Interrupt Enable Indexed Set Register     | Section 12.4.7  |
| FFFE E02Ch | EICR    | System Interrupt Enable Indexed Clear Register   | Section 12.4.8  |
| FFFE E034h | HIEISR  | Host Interrupt Enable Indexed Set Register       | Section 12.4.9  |
| FFFE E038h | HIEICR  | Host Interrupt Enable Indexed Clear Register     | Section 12.4.10 |
| FFFE E050h | VBR     | Vector Base Register                             | Section 12.4.11 |
| FFFE E054h | VSR     | Vector Size Register                             | Section 12.4.12 |
| FFFE E058h | VNR     | Vector Null Register                             | Section 12.4.13 |
| FFFE E080h | GPIR    | Global Prioritized Index Register                | Section 12.4.14 |
| FFFE E084h | GPVR    | Global Prioritized Vector Register               | Section 12.4.15 |
| FFFE E200h | SRSR1   | System Interrupt Status Raw/Set Register 1       | Section 12.4.16 |
| FFFE E204h | SRSR2   | System Interrupt Status Raw/Set Register 2       | Section 12.4.17 |
| FFFE E208h | SRSR3   | System Interrupt Status Raw/Set Register 3       | Section 12.4.18 |
| FFFE E20Ch | SRSR4   | System Interrupt Status Raw/Set Register 4       | Section 12.4.19 |
| FFFE E280h | SECR1   | System Interrupt Status Enabled/Clear Register 1 | Section 12.4.20 |
| FFFE E284h | SECR2   | System Interrupt Status Enabled/Clear Register 2 | Section 12.4.21 |
| FFFE E288h | SECR3   | System Interrupt Status Enabled/Clear Register 3 | Section 12.4.22 |
| FFFE E28Ch | SECR4   | System Interrupt Status Enabled/Clear Register 4 | Section 12.4.23 |
| FFFE E300h | ESR1    | System Interrupt Enable Set Register 1           | Section 12.4.24 |
| FFFE E304h | ESR2    | System Interrupt Enable Set Register 2           | Section 12.4.25 |
| FFFE E308h | ESR3    | System Interrupt Enable Set Register 3           | Section 12.4.26 |
| FFFE E30Ch | ESR4    | System Interrupt Enable Set Register 4           | Section 12.4.27 |
| FFFE E380h | ECR1    | System Interrupt Enable Clear Register 1         | Section 12.4.28 |
| FFFE E384h | ECR2    | System Interrupt Enable Clear Register 2         | Section 12.4.29 |
| FFFE E388h | ECR3    | System Interrupt Enable Clear Register 3         | Section 12.4.30 |



AINTC Registers www.ti.com

Table 12-2. ARM Interrupt Controller (AINTC) Registers (continued)

| Address                   | Acronym    | Register Description                         | Section         |
|---------------------------|------------|----------------------------------------------|-----------------|
| FFFE E38Ch                | ECR4       | System Interrupt Enable Clear Register 4     | Section 12.4.31 |
| FFFE E400h-<br>FFFE E464h | CMR0-CMR25 | Channel Map Registers 0-25                   | Section 12.4.32 |
| FFFE E900h                | HIPIR1     | Host Interrupt Prioritized Index Register 1  | Section 12.4.33 |
| FFFE E904h                | HIPIR2     | Host Interrupt Prioritized Index Register 2  | Section 12.4.34 |
| FFFE F100h                | HINLR1     | Host Interrupt Nesting Level Register 1      | Section 12.4.35 |
| FFFE F104h                | HINLR2     | Host Interrupt Nesting Level Register 2      | Section 12.4.36 |
| FFFE F500h                | HIER       | Host Interrupt Enable Register               | Section 12.4.37 |
| FFFE F600h                | HIPVR1     | Host Interrupt Prioritized Vector Register 1 | Section 12.4.38 |
| FFFE F604h                | HIPVR2     | Host Interrupt Prioritized Vector Register 2 | Section 12.4.39 |

# 12.4.1 Revision Identification Register (REVID)

The revision identification register (REVID) is shown in Figure 12-3 and described in Table 12-3.

Figure 12-3. Revision Identification Register (REVID)

31 0 REV R-4E82 A900h

LEGEND: R = Read only; -n = value after reset

## Table 12-3. Revision Identification Register (REVID) Field Descriptions

| Bit  | Field | Value      | Description               |
|------|-------|------------|---------------------------|
| 31-0 | REV   | 4E82 A900h | Revision ID of the AINTC. |



www.ti.com AINTC Registers

## 12.4.2 Control Register (CR)

The control register (CR) holds global control parameters. The CR is shown in Figure 12-4 and described in Table 12-4.

Figure 12-4. Control Register (CR)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 12-4. Control Register (CR) Field Descriptions

| Bit  | Field      | Value | Description                                                                                                                                        |
|------|------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-5 | Reserved   | 0     | Reserved                                                                                                                                           |
| 4    | PRHOLDMODE |       | Enables priority holding mode.                                                                                                                     |
|      |            | 0     | No priority holding. Prioritized MMRs will continually update.                                                                                     |
|      |            | 1     | Priority holding enabled. Prioritized Index and Vector Address MMRs will hold their value after the first is read. See Section 12.3.6 for details. |
| 3-2  | NESTMODE   | 0-3h  | Nesting mode.                                                                                                                                      |
|      |            | 0     | No nesting                                                                                                                                         |
|      |            | 1h    | Automatic individual nesting (per host interrupt)                                                                                                  |
|      |            | 2h    | Automatic global nesting (over all host interrupts)                                                                                                |
|      |            | 3h    | Manual nesting                                                                                                                                     |
| 1-0  | Reserved   | 0     | Reserved                                                                                                                                           |



AINTC Registers www.ti.com

#### 12.4.3 Global Enable Register (GER)

The global enable register (GER) enables all the host interrupts. Individual host interrupts are still enabled or disabled from their individual enables and are not overridden by the global enable. The GER is shown in Figure 12-5 and described in Table 12-5.

#### Figure 12-5. Global Enable Register (GER)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 12-5. Global Enable Register (GER) Field Descriptions

| Bit | Field     | Value | Description                                                              |
|-----|-----------|-------|--------------------------------------------------------------------------|
| 31- | 1 Reserve | d 0   | Reserved                                                                 |
| 0   | ENABL     | 0-1   | The current global enable value when read. Writes set the global enable. |

## 12.4.4 Global Nesting Level Register (GNLR)

The global nesting level register (GNLR) allows the checking and setting of the global nesting level across all host interrupts when automatic global nesting mode is set. The nesting level is the channel (and all of lower priority) that are nested out because of a current interrupt. The GNLR is shown in Figure 12-6 and described in Table 12-6.

## Figure 12-6. Global Nesting Level Register (GNLR)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

## Table 12-6. Global Nesting Level Register (GNLR) Field Descriptions

| Bit  | Field    | Value  | Description                                                                                                                                                                                 |
|------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | OVERRIDE | 0-1    | Always read as 0. Writes of 1 override the automatic nesting and set the NESTLVL to the written data.                                                                                       |
| 30-9 | Reserved | 0      | Reserved                                                                                                                                                                                    |
| 8-0  | NESTLVL  | 0-1FFh | The current global nesting level (highest channel that is nested). Writes set the nesting level. In autonesting mode this value is updated internally, unless the auto_override bit is set. |



www.ti.com AINTC Registers

#### 12.4.5 System Interrupt Status Indexed Set Register (SISR)

The system interrupt status indexed set register (SISR) allows setting the status of an interrupt. The interrupt to set is the INDEX value written. This sets the Raw Status Register bit of the given INDEX. The SISR is shown in Figure 12-7 and described in Table 12-7.

Figure 12-7. System Interrupt Status Indexed Set Register (SISR)



LEGEND: R = Read only; W = Write only; -n = value after reset

#### Table 12-7. System Interrupt Status Indexed Set Register (SISR) Field Descriptions

| Bit  | Field    | Value | Description                                                                      |
|------|----------|-------|----------------------------------------------------------------------------------|
| 31-7 | Reserved | 0     | Reserved                                                                         |
| 6-0  | INDEX    | 0-7Fh | Writes set the status of the interrupt given in the INDEX value. Reads return 0. |

## 12.4.6 System Interrupt Status Indexed Clear Register (SICR)

The system interrupt status indexed clear register (SICR) allows clearing the status of an interrupt. The interrupt to clear is the INDEX value written. This clears the Raw Status Register bit of the given INDEX. The SICR is shown in Figure 12-8 and described in Table 12-8.

Figure 12-8. System Interrupt Status Indexed Clear Register (SICR)



LEGEND: R = Read only; W = Write only; -n = value after reset

#### Table 12-8. System Interrupt Status Indexed Clear Register (SICR) Field Descriptions

| Bit  | Field    | Value | Description                                                                        |
|------|----------|-------|------------------------------------------------------------------------------------|
| 31-7 | Reserved | 0     | Reserved                                                                           |
| 6-0  | INDEX    | 0-7Fh | Writes clear the status of the interrupt given in the INDEX value. Reads return 0. |



AINTC Registers www.ti.com

#### 12.4.7 System Interrupt Enable Indexed Set Register (EISR)

The system interrupt enable indexed set register (EISR) allows enabling an interrupt. The interrupt to enable is the INDEX value written. This sets the Enable Register bit of the given INDEX. The EISR is shown in Figure 12-9 and described in Table 12-9.

Figure 12-9. System Interrupt Enable Indexed Set Register (EISR)



LEGEND: R = Read only; W = Write only; -n = value after reset

#### Table 12-9. System Interrupt Enable Indexed Set Register (EISR) Field Descriptions

| В  | Bit | Field    | Value | Description                                                                      |
|----|-----|----------|-------|----------------------------------------------------------------------------------|
| 31 | 1-7 | Reserved | 0     | Reserved                                                                         |
| 6  | -0  | INDEX    | 0-7Fh | Writes set the enable of the interrupt given in the INDEX value. Reads return 0. |

## 12.4.8 System Interrupt Enable Indexed Clear Register (EICR)

The system interrupt enable indexed clear register (EICR) allows disabling an interrupt. The interrupt to disable is the INDEX value written. This clears the Enable Register bit of the given INDEX. The EICR is shown in Figure 12-10 and described in Table 12-10.

Figure 12-10. System Interrupt Enable Indexed Clear Register (EICR)



LEGEND: R = Read only; W = Write only; -n = value after reset

#### Table 12-10. System Interrupt Enable Indexed Clear Register (EICR) Field Descriptions

| Bit  | Field    | Value | Description                                                                        |
|------|----------|-------|------------------------------------------------------------------------------------|
| 31-7 | Reserved | 0     | Reserved                                                                           |
| 6-0  | INDEX    | 0-7Fh | Writes clear the enable of the interrupt given in the INDEX value. Reads return 0. |



www.ti.com AINTC Registers

#### 12.4.9 Host Interrupt Enable Indexed Set Register (HIEISR)

The host interrupt enable indexed set register (HIEISR) allows enabling a host interrupt output. The host interrupt to enable is the INDEX value written. This enables the host interrupt output or triggers the output again if already enabled. The HEISR is shown in Figure 12-11 and described in Table 12-11.

Figure 12-11. Host Interrupt Enable Indexed Set Register (HEISR)



LEGEND: R = Read only; W = Write only; -n = value after reset

#### Table 12-11. Host Interrupt Enable Indexed Set Register (HEISR) Field Descriptions

| Bit  | Field    | Value | Description                                                                           |
|------|----------|-------|---------------------------------------------------------------------------------------|
| 31-1 | Reserved | 0     | Reserved                                                                              |
| 0    | INDEX    |       | Writes set the enable of the host interrupt given in the INDEX value. Reads return 0. |
|      |          | 0     | Writing a 0 sets FIQ.                                                                 |
|      |          | 1     | Writing a 1 sets IRQ.                                                                 |

## 12.4.10 Host Interrupt Enable Indexed Clear Register (HIEICR)

The host interrupt enable indexed clear register (HIEICR) allows disabling a host interrupt output. The host interrupt to disable is the INDEX value written. This disables the host interrupt output. The HIEICR is shown in Figure 12-12 and described in Table 12-12.

Figure 12-12. Host Interrupt Enable Indexed Clear Register (HIEICR)



LEGEND: R = Read only; W = Write only; -n = value after reset

#### Table 12-12. Host Interrupt Enable Indexed Clear Register (HIEICR) Field Descriptions

| Bit  | Field    | Value | Description                                                                             |
|------|----------|-------|-----------------------------------------------------------------------------------------|
| 31-1 | Reserved | 0     | Reserved                                                                                |
| 0    | INDEX    |       | Writes clear the enable of the host interrupt given in the INDEX value. Reads return 0. |
|      |          | 0     | Writing a 0 clears FIQ.                                                                 |
|      |          | 1     | Writing a 1clears IRQ.                                                                  |

SPRUGM7D-April 2010



AINTC Registers www.ti.com

#### 12.4.11 Vector Base Register (VBR)

The vector base register (VBR) holds the base address of the ISR vector addresses. The VBR is shown in Figure 12-13 and described in Table 12-13.

#### Figure 12-13. Vector Base Register (VBR)



LEGEND: R/W = Read/Write; -n = value after reset

## Table 12-13. Vector Base Register (VBR) Field Descriptions

| Bit  | Field | Value        | Description       |
|------|-------|--------------|-------------------|
| 31-0 | BASE  | 0-FFFF FFFFh | ISR Base Address. |

## 12.4.12 Vector Size Register (VSR)

The vector size register (VSR) holds the sizes of the individual ISR routines in the vector table. This is only the sizes to space the calculated vector addresses for the initial ISR targets (the ISR targets could branch off to the full ISR routines). The VSR is shown in Figure 12-14 and described in Table 12-14.

NOTE: The VSR must be configured even if the desired value is equal to the default value.

#### Figure 12-14. Vector Size Register (VSR)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 12-14. Vector Size Register (VSR) Field Descriptions

| Bit  | Field    | Value  | Description                 |
|------|----------|--------|-----------------------------|
| 31-8 | Reserved | 0      | Reserved                    |
| 7-0  | SIZE     | 0-FFh  | Size of ISR address spaces. |
|      |          | 0      | 4 bytes                     |
|      |          | 1h     | 8 bytes                     |
|      |          | 2h     | 16 bytes                    |
|      |          | 3h     | 32 bytes                    |
|      |          | 4h     | 64 bytes                    |
|      |          | 5h-FFh |                             |



## 12.4.13 Vector Null Register (VNR)

The vector null register (VNR) holds the address of the ISR null address that handles no pending interrupts (if accidentally branched to when no interrupts are pending). The VNR is shown in Figure 12-15 and described in Table 12-15.

#### Figure 12-15. Vector Null Register (VNR)



LEGEND: R/W = Read/Write; -n = value after reset

## Table 12-15. Vector Null Register (VNR) Field Descriptions

| Bit  | Field | Value        | Description       |
|------|-------|--------------|-------------------|
| 31-0 | NULL  | 0-FFFF FFFFh | ISR Null Address. |

# 12.4.14 Global Prioritized Index Register (GPIR)

The global prioritized index register (GPIR) shows the interrupt number of the highest priority interrupt pending across all the host interrupts. The GPIR is shown in Figure 12-16 and described in Table 12-16.

#### Figure 12-16. Global Prioritized Index Register (GPIR)



LEGEND: R = Read only; -n = value after reset

## Table 12-16. Global Prioritized Index Register (GPIR) Field Descriptions

| Bit   | Field    | Value  | Description                                                                                                    |
|-------|----------|--------|----------------------------------------------------------------------------------------------------------------|
| 31    | NONE     | 0-1    | No Interrupt is pending. Can be used by host to test for a negative value to see if no interrupts are pending. |
| 30-10 | Reserved | 0      | Reserved                                                                                                       |
| 9-0   | PRI_INDX | 0-3FFh | The currently highest priority interrupt index pending across all the host interrupts.                         |



#### 12.4.15 Global Prioritized Vector Register (GPVR)

The global prioritized vector register (GPVR) shows the interrupt vector address of the highest priority interrupt pending across all the host interrupts. The GPVR is shown in Figure 12-17 and described in Table 12-17.

#### Figure 12-17. Global Prioritized Vector Register (GPVR)



LEGEND: R = Read only; -n = value after reset

# Table 12-17. Global Prioritized Vector Register (GPVR) Field Descriptions

| Bit  | Field | Value        | Description                                                                              |
|------|-------|--------------|------------------------------------------------------------------------------------------|
| 31-0 | ADDR  | 0-FFFF FFFFh | The currently highest priority interrupts vector address across all the host interrupts. |

## 12.4.16 System Interrupt Status Raw/Set Register 1 (SRSR1)

The system interrupt status raw/set register 1 (SRSR1) shows the pending enabled status of the system interrupts 0 to 31. Software can write to SRSR1 to set a system interrupt without a hardware trigger. There is one bit per system interrupt. The SRSR1 is shown in Figure 12-18 and described in Table 12-18.

#### Figure 12-18. System Interrupt Status Raw/Set Register 1 (SRSR1)



LEGEND: W = Write only; -n = value after reset

#### Table 12-18. System Interrupt Status Raw/Set Register 1 (SRSR1) Field Descriptions

| Bit  | Field         | Value | Description                                                                                            |
|------|---------------|-------|--------------------------------------------------------------------------------------------------------|
| 31-0 | RAW_STATUS[n] |       | System interrupt raw status and setting of the system interrupts 0 to 31. Reads return the raw status. |
|      |               | 0     | Writing a 0 has no effect.                                                                             |
|      |               | 1     | Write a 1 in bit position $[n]$ to set the status of the system interrupt $n$ .                        |



# 12.4.17 System Interrupt Status Raw/Set Register 2 (SRSR2)

The system interrupt status raw/set register 2 (SRSR2) shows the pending enabled status of the system interrupts 32 to 63. Software can write to SRSR2 to set a system interrupt without a hardware trigger. There is one bit per system interrupt. The SRSR2 is shown in Figure 12-19 and described in Table 12-19.

#### Figure 12-19. System Interrupt Status Raw/Set Register 2 (SRSR2)



LEGEND: W = Write only; -n = value after reset

# Table 12-19. System Interrupt Status Raw/Set Register 2 (SRSR2) Field Descriptions

| Bit  | Field         | Value | Description                                                                                             |
|------|---------------|-------|---------------------------------------------------------------------------------------------------------|
| 31-0 | RAW_STATUS[n] |       | System interrupt raw status and setting of the system interrupts 32 to 63. Reads return the raw status. |
|      |               | 0     | Writing a 0 has no effect.                                                                              |
|      |               | 1     | Write a 1 in bit position $[n]$ to set the status of the system interrupt $n + 32$ .                    |

## 12.4.18 System Interrupt Status Raw/Set Register 3 (SRSR3)

The system interrupt status raw/set register 3 (SRSR3) shows the pending enabled status of the system interrupts 64 to 95. Software can write to SRSR3 to set a system interrupt without a hardware trigger. There is one bit per system interrupt. The SRSR3 is shown in Figure 12-20 and described in Table 12-20.

#### Figure 12-20. System Interrupt Status Raw/Set Register 3 (SRSR3)



LEGEND: W = Write only; -n = value after reset

#### Table 12-20. System Interrupt Status Raw/Set Register 3 (SRSR3) Field Descriptions

| Bit  | Field         | Value | Description                                                                                             |
|------|---------------|-------|---------------------------------------------------------------------------------------------------------|
| 31-0 | RAW_STATUS[n] |       | System interrupt raw status and setting of the system interrupts 64 to 95. Reads return the raw status. |
|      |               | 0     | Writing a 0 has no effect.                                                                              |
|      |               | 1     | Write a 1 in bit position $[n]$ to set the status of the system interrupt $n + 64$ .                    |



# 12.4.19 System Interrupt Status Raw/Set Register 4 (SRSR4)

The system interrupt status raw/set register 4 (SRSR4) shows the pending enabled status of the system interrupts 96 to 100. Software can write to SRSR4 to set a system interrupt without a hardware trigger. There is one bit per system interrupt. The SRSR4 is shown in Figure 12-21 and described in Table 12-21.

#### Figure 12-21. System Interrupt Status Raw/Set Register 4 (SRSR4)



LEGEND: R = Read only; W = Write only; -n = value after reset

## Table 12-21. System Interrupt Status Raw/Set Register 4 (SRSR4) Field Descriptions

| Bit  | Field         | Value | Description                                                                                              |
|------|---------------|-------|----------------------------------------------------------------------------------------------------------|
| 31-5 | Reserved      | 0     | Reserved                                                                                                 |
| 4-0  | RAW_STATUS[n] |       | System interrupt raw status and setting of the system interrupts 96 to 100. Reads return the raw status. |
|      |               | 0     | Writing a 0 has no effect.                                                                               |
|      |               | 1     | Write a 1 in bit position $[n]$ to set the status of the system interrupt $n + 96$ .                     |

#### 12.4.20 System Interrupt Status Enabled/Clear Register 1 (SECR1)

The system interrupt status enabled/clear register 1 (SECR1) shows the pending enabled status of the system interrupts 0 to 31. Software can write to SECR1 to clear a system interrupt after it has been serviced. If a system interrupt status is not cleared then another host interrupt may not be triggered or another host interrupt may be triggered incorrectly. There is one bit per system interrupt. The SECR1 is shown in Figure 12-22 and described in Table 12-22.

#### Figure 12-22. System Interrupt Status Enabled/Clear Register 1 (SECR1)



LEGEND: W = Write only; -n = value after reset

# Table 12-22. System Interrupt Status Enabled/Clear Register 1 (SECR1) Field Descriptions

| Bit  | Field          | Value | Description                                                                                                                                                 |
|------|----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | ENBL_STATUS[n] |       | System interrupt enabled status and clearing of the system interrupts 0 to 31. Reads return the enabled status (before enabling with the Enable Registers). |
|      |                | 0     | Writing a 0 has no effect.                                                                                                                                  |
|      |                | 1     | Write a 1 in bit position [n] to clear the status of the system interrupt n.                                                                                |



#### 12.4.21 System Interrupt Status Enabled/Clear Register 2 (SECR2)

The system interrupt status enabled/clear register 2 (SECR2) shows the pending enabled status of the system interrupts 32 to 63. Software can write to SECR2 to clear a system interrupt after it has been serviced. If a system interrupt status is not cleared then another host interrupt may not be triggered or another host interrupt may be triggered incorrectly. There is one bit per system interrupt. The SECR2 is shown in Figure 12-23 and described in Table 12-23.

Figure 12-23. System Interrupt Status Enabled/Clear Register 2 (SECR2)



LEGEND: W = Write only; -n = value after reset

## Table 12-23. System Interrupt Status Enabled/Clear Register 2 (SECR2) Field Descriptions

| Bit  | Field          | Value | Description                                                                                                                                                  |
|------|----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | ENBL_STATUS[n] |       | System interrupt enabled status and clearing of the system interrupts 32 to 63. Reads return the enabled status (before enabling with the Enable Registers). |
|      |                | 0     | Writing a 0 has no effect.                                                                                                                                   |
|      |                | 1     | Write a 1 in bit position $[n]$ to clear the status of the system interrupt $n + 32$ .                                                                       |

## 12.4.22 System Interrupt Status Enabled/Clear Register 3 (SECR3)

The system interrupt status enabled/clear register 3 (SECR3) shows the pending enabled status of the system interrupts 64 to 95. Software can write to SECR3 to clear a system interrupt after it has been serviced. If a system interrupt status is not cleared then another host interrupt may not be triggered or another host interrupt may be triggered incorrectly. There is one bit per system interrupt. The SECR3 is shown in Figure 12-24 and described in Table 12-24.

Figure 12-24. System Interrupt Status Enabled/Clear Register 3 (SECR3)



LEGEND: W = Write only; -n = value after reset

#### Table 12-24. System Interrupt Status Enabled/Clear Register 3 (SECR3) Field Descriptions

| Bit  | Field          | Value | Description                                                                                                                                                  |
|------|----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | ENBL_STATUS[n] |       | System interrupt enabled status and clearing of the system interrupts 64 to 95. Reads return the enabled status (before enabling with the Enable Registers). |
|      |                | 0     | Writing a 0 has no effect.                                                                                                                                   |
|      |                | 1     | Write a 1 in bit position $[n]$ to clear the status of the system interrupt $n + 64$ .                                                                       |



#### 12.4.23 System Interrupt Status Enabled/Clear Register 4 (SECR4)

The system interrupt status enabled/clear register 4 (SECR4) shows the pending enabled status of the system interrupts 96 to 100. Software can write to SECR4 to clear a system interrupt after it has been serviced. If a system interrupt status is not cleared then another host interrupt may not be triggered or another host interrupt may be triggered incorrectly. There is one bit per system interrupt. The SECR4 is shown in Figure 12-25 and described in Table 12-25.

Figure 12-25. System Interrupt Status Enabled/Clear Register 4 (SECR4)



LEGEND: R = Read only; W = Write only; -n = value after reset

## Table 12-25. System Interrupt Status Enabled/Clear Register 4 (SECR4) Field Descriptions

| Bit  | Field          | Value | Description                                                                                                                                                   |
|------|----------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-5 | Reserved       | 0     | Reserved                                                                                                                                                      |
| 4-0  | ENBL_STATUS[n] |       | System interrupt enabled status and clearing of the system interrupts 96 to 100. Reads return the enabled status (before enabling with the Enable Registers). |
|      |                | 0     | Writing a 0 has no effect.                                                                                                                                    |
|      |                | 1     | Write a 1 in bit position $[n]$ to clear the status of the system interrupt $n + 96$ .                                                                        |

## 12.4.24 System Interrupt Enable Set Register 1 (ESR1)

The system interrupt enable set register 1 (ESR1) enables system interrupts 0 to 31 to trigger outputs. System interrupts that are not enabled do not interrupt the host. There is one bit per system interrupt. The ESR1 is shown in Figure 12-26 and described in Table 12-26.

Figure 12-26. System Interrupt Enable Set Register 1 (ESR1)



LEGEND: W = Write only; -n = value after reset

## Table 12-26. System Interrupt Enable Set Register 1 (ESR1) Field Descriptions

| Bit  | Field     | Value | Description                                                                                 |
|------|-----------|-------|---------------------------------------------------------------------------------------------|
| 31-0 | ENABLE[n] |       | System interrupt 0 to 31 enable. Read returns the enable value (0 = disabled, 1 = enabled). |
|      |           | 0     | Writing a 0 has no effect.                                                                  |
|      |           | 1     | Write a 1 in bit position [n] to set the enable for system interrupt n.                     |



# 12.4.25 System Interrupt Enable Set Register 2 (ESR2)

The system interrupt enable set register 2 (ESR2) enables system interrupts 32 to 63 to trigger outputs. System interrupts that are not enabled do not interrupt the host. There is one bit per system interrupt. The ESR2 is shown in Figure 12-27 and described in Table 12-27.

#### Figure 12-27. System Interrupt Enable Set Register 2 (ESR2)



LEGEND: W = Write only; -n = value after reset

# Table 12-27. System Interrupt Enable Set Register 2 (ESR2) Field Descriptions

| Bit  | Field     | Value | Description                                                                                  |
|------|-----------|-------|----------------------------------------------------------------------------------------------|
| 31-0 | ENABLE[n] |       | System interrupt 32 to 63 enable. Read returns the enable value (0 = disabled, 1 = enabled). |
|      |           | 0     | Writing a 0 has no effect.                                                                   |
|      |           | 1     | Write a 1 in bit position $[n]$ to set the enable for system interrupt $n + 32$ .            |

# 12.4.26 System Interrupt Enable Set Register 3 (ESR3)

The system interrupt enable set register 3 (ESR3) enables system interrupts 64 to 95 to trigger outputs. System interrupts that are not enabled do not interrupt the host. There is one bit per system interrupt. The ESR3 is shown in Figure 12-28 and described in Table 12-28.

## Figure 12-28. System Interrupt Enable Set Register 3 (ESR3)



LEGEND: W = Write only; -n = value after reset

#### Table 12-28. System Interrupt Enable Set Register 3 (ESR3) Field Descriptions

| Bit  | Field     | Value | Description                                                                                  |
|------|-----------|-------|----------------------------------------------------------------------------------------------|
| 31-0 | ENABLE[n] |       | System interrupt 64 to 95 enable. Read returns the enable value (0 = disabled, 1 = enabled). |
|      |           | 0     | Writing a 0 has no effect.                                                                   |
|      |           | 1     | Write a 1 in bit position $[n]$ to set the enable for system interrupt $n + 64$ .            |



## 12.4.27 System Interrupt Enable Set Register 4 (ESR4)

The system interrupt enable set register 4 (ESR4) enables system interrupts 96 to 100 to trigger outputs. System interrupts that are not enabled do not interrupt the host. There is one bit per system interrupt. The ESR4 is shown in Figure 12-29 and described in Table 12-29.

#### Figure 12-29. System Interrupt Enable Set Register 4 (ESR4)



LEGEND: R = Read only; W = Write only; -n = value after reset

# Table 12-29. System Interrupt Enable Set Register 4 (ESR4) Field Descriptions

| Bit  | Field     | Value | Description                                                                                   |
|------|-----------|-------|-----------------------------------------------------------------------------------------------|
| 31-5 | Reserved  | 0     | Reserved                                                                                      |
| 4-0  | ENABLE[n] |       | System interrupt 96 to 100 enable. Read returns the enable value (0 = disabled, 1 = enabled). |
|      |           | 0     | Writing a 0 has no effect.                                                                    |
|      |           | 1     | Write a 1 in bit position $[n]$ to set the enable for system interrupt $n + 96$ .             |

#### 12.4.28 System Interrupt Enable Clear Register 1 (ECR1)

The system interrupt enable clear register 1 (ECR1) disables system interrupts 0 to 31 to map to channels. System interrupts that are not enabled do not interrupt the host. There is one bit per system interrupt. The ECR1 is shown in Figure 12-30 and described in Table 12-30.

#### Figure 12-30. System Interrupt Enable Clear Register 1 (ECR1)



LEGEND: W = Write only; -n = value after reset

#### Table 12-30. System Interrupt Enable Clear Register 1 (ECR1) Field Descriptions

| Bit  | Field      | Value | Description                                                                                  |
|------|------------|-------|----------------------------------------------------------------------------------------------|
| 31-0 | DISABLE[n] |       | System interrupt 0 to 31 disable. Read returns the enable value (0 = disabled, 1 = enabled). |
|      |            | 0     | Writing a 0 has no effect.                                                                   |
|      |            | 1     | Write a 1 in bit position [n] to clear the enable for system interrupt n.                    |



# 12.4.29 System Interrupt Enable Clear Register 2 (ECR2)

The system interrupt enable clear register 2 (ECR2) disables system interrupts 32 to 63 to map to channels. System interrupts that are not enabled do not interrupt the host. There is one bit per system interrupt. The ECR2 is shown in Figure 12-31 and described in Table 12-31.

Figure 12-31. System Interrupt Enable Clear Register 2 (ECR2)



LEGEND: W = Write only; -n = value after reset

# Table 12-31. System Interrupt Enable Clear Register 2 (ECR2) Field Descriptions

| Bit  | Field      | Value | Description                                                                                   |
|------|------------|-------|-----------------------------------------------------------------------------------------------|
| 31-0 | DISABLE[n] |       | System interrupt 32 to 63 disable. Read returns the enable value (0 = disabled, 1 = enabled). |
|      |            | 0     | Writing a 0 has no effect.                                                                    |
|      |            | 1     | Write a 1 in bit position $[n]$ to clear the enable for system interrupt $n + 32$ .           |

# 12.4.30 System Interrupt Enable Clear Register 3 (ECR3)

The system interrupt enable clear register 3 (ECR3) disables system interrupts 64 to 95 to map to channels. System interrupts that are not enabled do not interrupt the host. There is one bit per system interrupt. The ECR3 is shown in Figure 12-32 and described in Table 12-32.

#### Figure 12-32. System Interrupt Enable Clear Register 3 (ECR3)



LEGEND: W = Write only; -n = value after reset

# Table 12-32. System Interrupt Enable Clear Register 3 (ECR3) Field Descriptions

| Bit  | Field      | Value | Description                                                                                   |
|------|------------|-------|-----------------------------------------------------------------------------------------------|
| 27-0 | DISABLE[n] |       | System interrupt 64 to 95 disable. Read returns the enable value (0 = disabled, 1 = enabled). |
|      |            | 0     | Writing a 0 has no effect.                                                                    |
|      |            | 1     | Write a 1 in bit position $[n]$ to clear the enable for system interrupt $n + 64$ .           |



## 12.4.31 System Interrupt Enable Clear Register 4 (ECR4)

The system interrupt enable clear register 4 (ECR4) disables system interrupts 96 to 100 to map to channels. System interrupts that are not enabled do not interrupt the host. There is one bit per system interrupt. The ECR4 is shown in Figure 12-33 and described in Table 12-33.

#### Figure 12-33. System Interrupt Enable Clear Register 4 (ECR4)



LEGEND: R = Read only; W = Write only; -n = value after reset

# Table 12-33. System Interrupt Enable Clear Register 4 (ECR4) Field Descriptions

| Bit  | Field      | Value | Description                                                                                    |
|------|------------|-------|------------------------------------------------------------------------------------------------|
| 31-5 | Reserved   | 0     | Reserved                                                                                       |
| 4-0  | DISABLE[n] |       | System interrupt 96 to 100 disable. Read returns the enable value (0 = disabled, 1 = enabled). |
|      |            | 0     | Writing a 0 has no effect.                                                                     |
|      |            | 1     | Write a 1 in bit position $[n]$ to clear the enable for system interrupt $n + 96$ .            |

## 12.4.32 Channel Map Registers (CMR0-CMR25)

The channel map registers (CMR0-CMR25) define the channel for each system interrupt. There is one register per 4 system interrupts. The CMR*n* is shown in Figure 12-34 and described in Table 12-34.

## Figure 12-34. Channel Map Registers (CMRn)



LEGEND: R/W = Read/Write; -n = value after reset

#### Table 12-34. Channel Map Registers (CMRn) Field Descriptions

| Bit   | Field       | Value | Description                                                           |
|-------|-------------|-------|-----------------------------------------------------------------------|
| 31-24 | CHNL_NPLUS3 | 0-FFh | Sets the host interrupt for channel N + 3.                            |
| 23-16 | CHNL_NPLUS2 | 0-FFh | Sets the host interrupt for channel N + 2.                            |
| 15-8  | CHNL_NPLUS1 | 0-FFh | Sets the host interrupt for channel N + 1.                            |
| 7-0   | CHNL_N      | 0-FFh | Sets the channel for the system interrupt N. (N ranges from 0 to 90). |



# 12.4.33 Host Interrupt Prioritized Index Register 1 (HIPIR1)

The host interrupt prioritized index register 1 (HIPIR1) shows the highest priority current pending interrupt for the FIQ interrupt. The HIPIR1 is shown in Figure 12-35 and described in Table 12-35.

Figure 12-35. Host Interrupt Prioritized Index Register 1 (HIPIR1)



LEGEND: R = Read only; -n = value after reset

#### Table 12-35. Host Interrupt Prioritized Index Register 1 (HIPIR1) Field Descriptions

| Bit   | Field    | Value  | Description                                                                        |
|-------|----------|--------|------------------------------------------------------------------------------------|
| 31    | NONE     | 0-1    | No Interrupt is pending.                                                           |
| 30-10 | Reserved | 0      | Reserved                                                                           |
| 9-0   | PRI_INDX | 0-3FFh | Interrupt number of the highest priority pending interrupt for FIQ host interrupt. |

## 12.4.34 Host Interrupt Prioritized Index Register 2 (HIPIR2)

The host interrupt prioritized index register 2 (HIPIR2) shows the highest priority current pending interrupt for the IRQ interrupt. The HIPIR2 is shown in Figure 12-36 and described in Table 12-36.

#### Figure 12-36. Host Interrupt Prioritized Index Register 2 (HIPIR2)



LEGEND: R = Read only; -n = value after reset

#### Table 12-36. Host Interrupt Prioritized Index Register 2 (HIPIR2) Field Descriptions

| Bit   | Field    | Value  | Description                                                                        |
|-------|----------|--------|------------------------------------------------------------------------------------|
| 31    | NONE     | 0-1    | No Interrupt is pending.                                                           |
| 30-10 | Reserved | 0      | Reserved                                                                           |
| 9-0   | PRI_INDX | 0-3FFh | Interrupt number of the highest priority pending interrupt for IRQ host interrupt. |



#### 12.4.35 Host Interrupt Nesting Level Register 1 (HINLR1)

The host interrupt nesting level register 1 (HINLR1) displays and controls the nesting level for FIQ host interrupt. The nesting level controls which channel and lower priority channels are nested. The HINLR1 is shown in Figure 12-37 and described in Table 12-37.

Figure 12-37. Host Interrupt Nesting Level Register 1 (HINLR1)



LEGEND: R/W = Read/Write; R = Read only; W = Write only; -n = value after reset

#### Table 12-37. Host Interrupt Nesting Level Register 1 (HINLR1) Field Descriptions

| Bit  | Field    | Value  | Description                                                                                                                                                                                                                           |
|------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | OVERRIDE | 0-1    | Reads return 0. Writes of a 1 override the auto updating of the NEST_LVL and use the write data.                                                                                                                                      |
| 30-9 | Reserved | 0      | Reserved                                                                                                                                                                                                                              |
| 8-0  | NEST_LVL | 0-1FFh | Reads return the current nesting level for the FIQ host interrupt. Writes set the nesting level for the FIQ host interrupt. In auto mode the value is updated internally, unless the OVERRIDE is set and then the write data is used. |

# 12.4.36 Host Interrupt Nesting Level Register 2 (HINLR2)

The host interrupt nesting level register 2 (HINLR2) displays and controls the nesting level for IRQ host interrupt. The nesting level controls which channel and lower priority channels are nested. The HINLR2 is shown in Figure 12-38 and described in Table 12-38.

## Figure 12-38. Host Interrupt Nesting Level Register 2 (HINLR2)



LEGEND: R/W = Read/Write; R = Read only; W = Write only; -n = value after reset

#### Table 12-38. Host Interrupt Nesting Level Register 2 (HINLR2) Field Descriptions

| Bit  | Field    | Value  | Description                                                                                                                                                                                                                           |
|------|----------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31   | OVERRIDE | 0-1    | Reads return 0. Writes of a 1 override the auto updating of the NEST_LVL and use the write data.                                                                                                                                      |
| 30-9 | Reserved | 0      | Reserved                                                                                                                                                                                                                              |
| 8-0  | NEST_LVL | 0-1FFh | Reads return the current nesting level for the IRQ host interrupt. Writes set the nesting level for the IRQ host interrupt. In auto mode the value is updated internally, unless the OVERRIDE is set and then the write data is used. |



## 12.4.37 Host Interrupt Enable Register (HIER)

The host interrupt enable register (HIER) enables or disables individual host interrupts (FIQ and IRQ). These work separately from the global enables. There is one bit per host interrupt. These bits are updated when writing to the host interrupt enable indexed set register (HIEISR) and the host interrupt disable indexed clear register (HIDISR). The HIER is shown in Figure 12-39 and described in Table 12-39.

Figure 12-39. Host Interrupt Enable Register (HIER)



LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

#### Table 12-39. Host Interrupt Enable Register (HIER) Field Descriptions

| Bit  | Field    | Value | Description      |
|------|----------|-------|------------------|
| 31-2 | Reserved | 0     | Reserved         |
| 1    | IRQ      |       | Enable of IRQ    |
|      |          | 0     | IRQ is disabled. |
|      |          | 1     | IRQ is enabled.  |
| 0    | FIQ      |       | Enable of FIQ    |
|      |          | 0     | FIQ is disabled. |
|      |          | 1     | FIQ is enabled.  |



#### 12.4.38 Host Interrupt Prioritized Vector Register 1 (HIPVR1)

The host interrupt prioritized vector register 1 (HIPVR1) shows the interrupt vector address of the highest priority interrupt pending for FIQ host interrupt. The HIPVR1 is shown in Figure 12-40 and described in Table 12-40.

#### Figure 12-40. Host Interrupt Prioritized Vector Register 1 (HIPVR1)



LEGEND: R = Read only; -n = value after reset

# Table 12-40. Host Interrupt Prioritized Vector Register 1 (HIPVR1) Field Descriptions

| Bit  | Field | Value        | Description                                                                                |  |
|------|-------|--------------|--------------------------------------------------------------------------------------------|--|
| 31-0 | ADDR  | 0-FFFF FFFFh | The currently highest priority interrupt vector address across for the FIQ host interrupt. |  |

## 12.4.39 Host Interrupt Prioritized Vector Register 2 (HIPVR2)

The host interrupt prioritized vector register 2 (HIPVR2) shows the interrupt vector address of the highest priority interrupt pending for IRQ host interrupt. The HIPVR2 is shown in Figure 12-41 and described in Table 12-41.

#### Figure 12-41. Host Interrupt Prioritized Vector Register 2 (HIPVR2)



LEGEND: R = Read only; -n = value after reset

#### Table 12-41. Host Interrupt Prioritized Vector Register 2 (HIPVR2) Field Descriptions

| Bit Field |      | Value        | Description                                                                                |  |  |
|-----------|------|--------------|--------------------------------------------------------------------------------------------|--|--|
| 31-0      | ADDR | 0-FFFF FFFFh | The currently highest priority interrupt vector address across for the IRQ host interrupt. |  |  |



# **Boot Considerations**

| Topic |              | Page |
|-------|--------------|------|
|       | Introduction |      |
|       |              |      |

SPRUGM7D-April 2010 Boot Considerations 267



Introduction www.ti.com

#### 13.1 Introduction

This device supports a variety of boot modes through an internal ARM ROM bootloader. This device does not support dedicated hardware boot modes; therefore, all boot modes utilize the internal ARM ROM. The input states of the BOOT pins are sampled and latched into the BOOTCFG register, which is part of the system configuration (SYSCFG) module, when device reset is deasserted. Boot mode selection is determined by the values of the BOOT pins.

The following boot modes are supported:

- NAND Flash boot
  - 8-bit NAND
- NOR Flash boot
  - NOR Direct boot (8-bit or 16-bit)
  - NOR Legacy boot (8-bit or 16-bit)
  - NOR AIS boot (8-bit or 16-bit)
- HPI Boot
- I2C0/I2C1 Boot
  - EEPROM (Master Mode)
  - External Host (Slave Mode)
- SPI0/SPI1 Boot
  - Serial Flash (Master Mode)
  - Serial EEPROM (Master Mode)
  - External Host (Slave Mode)
- UART0/1/2 Boot
  - External Host

See *Using the OMAP-L1x8 Bootloader Application Report* (SPRAB41) for more details on the ROM Boot Loader, a list of boot pins used, and the complete list of supported boot modes.



www.ti.com DSP Wake Up

#### 13.2 DSP Wake Up

Following deassertion of device reset, the DSP intializes the ARM296 so that it can execute the ARM ROM bootloader. Upon successful wake up, the ARM places the DSP in a reset and clock gated (SwRstDisable) state that is controlled by the LPSC and the SYSCFG modules.

Perform the following steps to wake up the DSP:

- 1. Write a 83E7 0B13h to the KICK0R register in the SYSCFG module.
- 2. Write a 95A4 F1E0h to the KICK1R register in the SYSCFG module.
- 3. Write the truncated DSP boot address vector to the DSP\_ISTP\_RST\_VAL field in the host 1 configuration register (HOST1CFG) of the SYSCFG module. The least-significant bits of the boot address are fixed at 0.
- 4. Write a 3h to the NEXT bit in the DSP local power sleep controller (LPSC) module control register (PSC0.MDCTL15) to prepare the DSP module for an enable transition (to enable the clocks and all transitioning from the SwRstDisable state to Enable state).
- 5. Write a 1 to the GO[1] bit (DSP subsystem is part of the PD\_DSP domain) in the power domain transition command register (PSC0.PTCMD) to start the state transition sequence for the DSP module.
- Check (poll for 0) the GOSTAT[1] bit in the power domain transition status register (PSC0.PTSTAT) for power transition sequence completion. The domain is only safely in the new state after the GOSTAT[1] bit is cleared to 0.
- 7. Wait for the STATE bit field in the DSP LPSC module status register (PSC0.MDSTAT15) to change to 3h. The module is only safely in the new state after the STATE bit field changes to reflect the new state.
- Write a 1 to the LRST bit in PSC0.MDCTL15 to release the DSP local reset controlled by the PSC module.

**NOTE:** Step 8 can also be combined with Step 4. You can write a 103h to the PSC0.MDCTL15 in Step 4 to release the DSP local reset and transition it from a SwRstDisable to Enable state.

The steps to release the DSP reset by the SYSCFG module (Steps 1-3) are only required at device reset/system reset/warm reset. Disabling/enabling clocks to the DSP module at any other time can be independently controlled by the PSC module alone. Guidelines to enable/disable clocks for power management are provided in Chapter 10.

SPRUGM7D-April 2010 Boot Considerations 269

270 Boot Considerations SPRUGM7D-April 2010



# Revision History

Table A-1 lists the changes made since the previous version of this document.

**Table A-1. Document Revision History** 

| Reference       | Additions/Modifications/Deletions                                         |
|-----------------|---------------------------------------------------------------------------|
| Section 3.3.1   | Changed paragraph.                                                        |
| Table 4-1       | Changed EDMA3_1_CC0 and HPI row.                                          |
| Section 5.3     | Changed second paragraph.                                                 |
| Chapter 6       | Added Chapter.                                                            |
| Table 7-1       | Changed table.                                                            |
| Figure 7-1      | Changed figure.                                                           |
| Section 7.2     | Changed second and third bullets in fifth paragraph.                      |
| Section 7.3.2   | Changed first bullet in third paragraph.                                  |
| Section 7.3.3   | Changed first bullet in second paragraph.                                 |
| Section 7.3.4   | Changed first paragraph.                                                  |
| Section 8.2     | Changed sixth paragraph.                                                  |
| Figure 8-1      | Changed figure.                                                           |
| Section 8.2.2.2 | Changed procedure.                                                        |
| Section 8.2.2.3 | Changed procedure.                                                        |
| Table 8-2       | Added register address.                                                   |
| Table 8-3       | Added register address.                                                   |
|                 | Added OCSEL and OSCDIV.                                                   |
| Figure 8-5      | Changed bit 4 to Reserved.                                                |
| Table 8-7       | Changed Description of CLKMODE bit.                                       |
|                 | Changed bit 4 to Reserved.                                                |
|                 | Changed Description of PLLRST bit.                                        |
|                 | Changed Description of PLLPWRDN bit.                                      |
|                 | Changed Description of PLLEN bit.                                         |
| Figure 8-6      | Changed bit 4 to Reserved.                                                |
| Table 8-8       | Changed bit 4 to Reserved.                                                |
|                 | Changed Description of PLLRST bit.                                        |
|                 | Changed Description of PLLPWRDN bit.                                      |
|                 | Changed Description of PLLEN bit.                                         |
| Section 8.3.6   | Changed paragraph.                                                        |
| Table 8-9       | Changed Description of OCSRC bit.                                         |
| Section 8.3.7   | Added subsection. Subsequent subsections, figures, and tables renumbered. |
| Section 8.3.21  | Added subsection. Subsequent subsections, figures, and tables renumbered. |
| Section 8.3.23  | Changed paragraph.                                                        |
| Table 8-26      | Changed Description of GOSET bit.                                         |
| Section 8.3.29  | Changed subsection.                                                       |
| Section 8.3.30  | Changed subsection.                                                       |
| Table 9-2       | Added footnote.                                                           |



Appendix A www.ti.com

# Table A-1. Document Revision History (continued)

| Reference         | Additions/Modifications/Deletions                                         |  |  |
|-------------------|---------------------------------------------------------------------------|--|--|
| Table 9-6         | Added register address.                                                   |  |  |
| Table 9-7         | Added register address.                                                   |  |  |
| Section 10.6.2    | Changed step 2 in third paragraph.                                        |  |  |
| Section 10.10.1.1 | Changed step 7.                                                           |  |  |
| Section 10.10.1.2 | Changed procedure.                                                        |  |  |
| Section 11.5.10   | Added last sentence.                                                      |  |  |
| Table 11-3        | Added register address.                                                   |  |  |
| Table 11-4        | Added register address.                                                   |  |  |
| Section 11.5.5    | Changed paragraph.                                                        |  |  |
| Table 11-32       | Changed Description of PINMUX10_3_0 bit.                                  |  |  |
|                   | Changed Description of PINMUX10_3_0 bit, value = 1h.                      |  |  |
| Table 12-2        | Added register address.                                                   |  |  |
|                   | Added SRSR4, SECR4, ESR4, and ECR4.                                       |  |  |
| Section 12.4.12   | Added Note.                                                               |  |  |
| Section 12.4.18   | Changed subsection.                                                       |  |  |
| Section 12.4.19   | Added subsection. Subsequent subsections, figures, and tables renumbered. |  |  |
| Section 12.4.22   | Changed subsection.                                                       |  |  |
| Section 12.4.23   | Added subsection. Subsequent subsections, figures, and tables renumbered. |  |  |
| Section 12.4.26   | Changed subsection.                                                       |  |  |
| Section 12.4.27   | Added subsection. Subsequent subsections, figures, and tables renumbered. |  |  |
| Section 12.4.30   | Changed subsection.                                                       |  |  |
| Section 12.4.31   | Added subsection. Subsequent subsections, figures, and tables renumbered. |  |  |
| Section 13.1      | Changed second paragraph.                                                 |  |  |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                 |                                   |
|-----------------------------|------------------------|------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                        | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                   | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and Telecom   | www.ti.com/communications         |
| DSP                         | <u>dsp.ti.com</u>      | Computers and<br>Peripherals | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics         | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                       | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                   | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                      | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                     | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense    | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging            | www.ti.com/video                  |
|                             |                        | Wireless                     | www.ti.com/wireless-apps          |